To all our customers

# Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp.

The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Note : Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices.

Renesas Technology Corp. Customer Support Dept. April 1, 2003



## MITSUBISHI 8-BIT SINGLE-CHIP MICROCOMPUTER 740 FAMILY / 7470 SERIES





Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.
- Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.
- Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of JAPAN and/or the country of destination is prohibited.
- Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.

## **Table of contents**

## CHAPTER 1. HARDWARE

| 1.2       Group expansion       1-3         1.3       Performance overview       1-6         1.4       Pin configuration       1-10         1.5       Pin description       1-14         1.6       Functional block diagram       1-17         1.7       Central processing unit (CPU)       1-23         1.7.1       Accumulator (A)       1-24         1.7.2       Index register X (X), Index register Y (Y)       1-24         1.7.3       Stack pointer (S)       1-24         1.7.4       Program counter (PC)       1-26         1.7.5       Processor status register (PS)       1-26         1.7.5       Processor status register (PS)       1-26         1.8.1       Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-30         1.10       I/O port       1-35       1.10.2         1.10.1       I/O port       1-35       1.10.2       Port block diagram       1-40         1.10.3       Notes on use       1-45       1.45       1.45         1.11.1       Interrupt control       1-55       1.11.4       1-5       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.4       Pin configuration       1-10         1.5       Pin description       1-14         1.6       Functional block diagram       1-17         1.7       Central processing unit (CPU)       1-23         1.7.1       Accumulator (A)       1-24         1.7.2       Index register X (X), Index register Y (Y)       1-24         1.7.3       Stack pointer (S)       1-24         1.7.4       Program counter (PC)       1-26         1.7.5       Processor status register (PS)       1-26         1.7.6       Program counter (PC)       1-26         1.7.5       Processor status register (PS)       1-26         1.8       Access area       1-29         1.8.1       Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFF716)       1-29         1.9       Memory allocation       1-30     |
| 1.5       Pin description       1-14         1.6       Functional block diagram       1-17         1.7       Central processing unit (CPU)       1-23         1.7.1       Accumulator (A)       1-24         1.7.2       Index register X (X), Index register Y (Y)       1-24         1.7.3       Stack pointer (S)       1-24         1.7.4       Program counter (PC)       1-26         1.7.5       Processor status register (PS)       1-26         1.7.5       Processor status register (PS)       1-26         1.8       Access area       1-28         1.8.1       Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.8.1       Zero page (Addresses FF0016 to FFFF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.9       Memory allocation       1-35         1.10.1       I/O port       1-35         1.10.2       Port block diagram       1-40         1.10.3       Notes on use       1-45         1.11.1       Interrupt control       1-55         < |
| 1.6       Functional block diagram       1-17         1.7       Central processing unit (CPU)       1-23         1.7.1       Accumulator (A)       1-24         1.7.2       Index register X (X), Index register Y (Y)       1-24         1.7.3       Stack pointer (S)       1-24         1.7.4       Program counter (PC)       1-26         1.7.5       Processor status register (PS)       1-26         1.8       Access area       1-28         1.8.1       Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.9       Memory allocation       1-30         1.10       I/O port       1-35         1.10.1       I/O port       1-35         1.10.2       Port block diagram       1-40         1.10.3       Notes on use       1-45         1.11.1       Description of interrupt source       1-48         1.11.2       Operation description       1-55         1.11.4       Notes on use       1-57         1.12.1       Operation description       1-52         1.12.1       Operation descripti              |
| 1.7       Central processing unit (CPU)       1-23         1.7.1       Accumulator (A)       1-24         1.7.2       Index register X (X), Index register Y (Y)       1-24         1.7.3       Stack pointer (S)       1-24         1.7.4       Program counter (PC)       1-26         1.7.5       Processor status register (PS)       1-26         1.8       Access area       1-28         1.8.1       Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.8.2       Special page (Addresses FF0016 to FFFF16)       1-29         1.9       Memory allocation       1-30         1.10       //O pins       1-35         1.10.1       //O port       1-35         1.10.2       Port block diagram       1-44         1.11       Interrupts       1-448         1.11.1       Description of interrupt source       1-448         1.11.2       Operation description       1-55         1.11.4       Notes on use       1-57         1.11.5       Related registers       1-59         1.12.1       Operation description       1-62         1.12.1       Operation description                  |
| 1.7.1 Accumulator (A)       1-24         1.7.2 Index register X (X), Index register Y (Y)       1-24         1.7.3 Stack pointer (S)       1-24         1.7.4 Program counter (PC)       1-26         1.7.5 Processor status register (PS)       1-26         1.8 Access area       1-28         1.8.1 Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-44         1.11 Interrupts       1-448         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-55         1.11.4 Notes on use       1-57         1.12.5 Related registers       1-59         1.12.1 Operation description       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                        |
| 1.7.2 Index register X (X), Index register Y (Y)       1-24         1.7.3 Stack pointer (S)       1-24         1.7.4 Program counter (PC)       1-26         1.7.5 Processor status register (PS)       1-26         1.8 Access area       1-28         1.8.1 Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2 Special page (Addresses FF0016 to FFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-44         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-65         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                       |
| 1.7.3 Stack pointer (S)       1-24         1.7.4 Program counter (PC)       1-26         1.7.5 Processor status register (PS)       1-26         1.8 Access area       1-28         1.8.1 Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-48         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-65         1.12.2 Description of modes       1-65         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                  |
| 1.7.4 Program counter (PC).       1-26         1.7.5 Processor status register (PS)       1-26         1.8 Access area       1-28         1.8.1 Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.2 Operation description       1-55         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.12.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-62         1.12.2 Description of modes       1-65         1.12.1 Operation description       1-62         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                        |
| 1.7.5 Processor status register (PS)       1-26         1.8 Access area       1-28         1.8.1 Zero page (Addresses 000016 to 00F16)       1-29         1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-61         1.12.2 Description of modes       1-64         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                        |
| 1.8       Access area       1-28         1.8.1 Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9       Memory allocation       1-30         1.10       I/O pins       1-35         1.10.1       I/O port       1-35         1.10.2       Port block diagram       1-40         1.10.3       Notes on use       1-45         1.11       Interrupts       1-48         1.11.2       Operation description       1-52         1.11.3       Interrupt control       1-55         1.11.4       Notes on use       1-57         1.11.5       Related registers       1-59         1.12       Operation description       1-62         1.12.1       Operation description       1-65         1.12.1       Operation description       1-64         1.12.2       Description of modes       1-65         1.12.1       Operation description       1-64         1.12.2       Description of modes       1-65         1.12.3       Input latch function       1-79         1.12.4       Updating of contents of Timer and Timer latch       1-80                                                               |
| 1.8.1 Zero page (Addresses 000016 to 00FF16)       1-29         1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-64         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1.8.2 Special page (Addresses FF0016 to FFFF16)       1-29         1.9 Memory allocation       1-30         1.10 I/O pins       1-35         1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.9       Memory allocation       1-30         1.10       I/O pins       1-35         1.10.1       I/O port       1-35         1.10.2       Port block diagram       1-40         1.10.3       Notes on use       1-45         1.11       Interrupts       1-48         1.11.1       Description of interrupt source       1-48         1.11.2       Operation description       1-52         1.11.3       Interrupt control       1-55         1.11.4       Notes on use       1-57         1.11.5       Related registers       1-59         1.12       Timers       1-62         1.12.1       Operation description       1-65         1.12.1       Operation description       1-61         1.12.2       Description of modes       1-65         1.12.1       Operation description       1-61         1.12.1       Operation description       1-62         1.12.1       Operation description       1-62         1.12.1       Operation description       1-62         1.12.3       Input latch function       1-79         1.12.4       Updating of contents of Timer and Timer latch       1-80                                                                             |
| 1.10       I/O pins       1-35         1.10.1       I/O port       1-35         1.10.2       Port block diagram       1-40         1.10.3       Notes on use       1-45         1.11       Interrupts       1-48         1.11.1       Description of interrupt source       1-48         1.11.2       Operation description       1-52         1.11.3       Interrupt control       1-55         1.11.4       Notes on use       1-57         1.11.5       Related registers       1-59         1.12       Timers       1-62         1.12.1       Operation description       1-65         1.12.1       Description of modes       1-65         1.12.1       Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1.10.1 I/O port       1-35         1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-63         1.12.3 Input latch function       1-65         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.10.2 Port block diagram       1-40         1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.10.3 Notes on use       1-45         1.11 Interrupts       1-48         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.11 Interrupts       1-48         1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.11.1 Description of interrupt source       1-48         1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1.11.2 Operation description       1-52         1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.11.3 Interrupt control       1-55         1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.11.4 Notes on use       1-57         1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.11.5 Related registers       1-59         1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.12 Timers       1-62         1.12.1 Operation description       1-64         1.12.2 Description of modes       1-65         1.12.3 Input latch function       1-79         1.12.4 Updating of contents of Timer and Timer latch       1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.12.1 Operation description1-641.12.2 Description of modes1-651.12.3 Input latch function1-791.12.4 Updating of contents of Timer and Timer latch1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.12.2 Description of modes1-651.12.3 Input latch function1-791.12.4 Updating of contents of Timer and Timer latch1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.12.3 Input latch function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.12.4 Updating of contents of Timer and Timer latch 1-80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.12.5 Notes on use1-82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.12.6 Related registers1-83                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.13 Serial I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.13A 7470/7471 group part1-90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.13A.1 Operation description1-90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1.13A.2 Byte specification mode1-98                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1.13A.3 Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| 1.13A.4 Notes on use                                   | 1-101 |
|--------------------------------------------------------|-------|
| 1.13A.5 Related registers                              | 1-102 |
| 1.13B 7477/7478 group part                             | 1-105 |
| 1.13B.1 Operation description                          | 1-105 |
| 1.13B.2 Pins                                           |       |
| 1.13B.3 Notes on use                                   | 1-128 |
| 1.13B.4 Related registers                              | 1-131 |
| 1.14 A-D converter                                     | 1-139 |
| 1.14.1 A-D conversion method                           | 1-140 |
| 1.14.2 Pins                                            | 1-144 |
| 1.14.3 Notes on use                                    |       |
| 1.14.4 References                                      | 1-145 |
| 1.14.5 Related registers                               | 1-147 |
| 1.15 Reset                                             |       |
| 1.15.1 Operation description                           | 1-149 |
| 1.15.2 Internal status immediately after reset release |       |
| 1.15.3 Notes on use                                    |       |
| 1.16 Oscillation circuit                               |       |
| 1.16.1 Oscillation circuit                             | 1-153 |
| 1.16.2 Sub-clock oscillation circuit                   | 1-155 |
| 1.16.3 Oscillation operation                           | 1-156 |
| 1.16.4 Oscillation stabilizing time                    | 1-158 |
| 1.16.5 Notes on use                                    | 1-159 |
| 1.17 Low-power dissipation function                    | 1-160 |
| 1.17.1 Stop mode                                       |       |
| 1.17.2 Wait mode                                       |       |
| 1.17.3 Notes on use                                    |       |
| 1.17.4 Related register                                | 1-170 |
| 1.18 State transitions                                 | 1-171 |
| 1.19 Built-in PROM version                             | 1-175 |
| 1.19.1 EPROM mode                                      | 1-176 |
| 1.19.2 Pin description                                 | 1-182 |
| 1.19.3 Writing, reading, and erasing to built-in PROM  | 1-185 |
| 1.19.4 Notes on use                                    |       |
| 1.20 Emulator MCU                                      | 1-188 |
| 1.21 Electrical characteristics                        | 1-189 |
| 1.21.1 Electrical characteristics                      | 1-189 |
| 1.21.2 Timing requirements, switching characteristics  | 1-201 |
| 1.21.3 Power source current standard characteristics   | 1-203 |
| 1.21.4 Port standard characteristics                   | 1-208 |
| 1.21.5 A-D conversion standard characteristics         | 1-213 |

### CHAPTER 2. APPLICATION

| 2.1  | I/O pins                                                                    | 2-2  |
|------|-----------------------------------------------------------------------------|------|
|      | 2.1.1 I/O port                                                              | 2-2  |
|      | 2.1.2 Notes on use                                                          | 2-5  |
| 2.2  | Interrupts                                                                  | 2-7  |
|      | 2.2.1 Memory allocation                                                     | 2-7  |
|      | 2.2.2 Processor status register (PS)                                        | 2-8  |
|      | 2.2.3 Application example                                                   | 2-9  |
|      | 2.2.4 Notes on use                                                          | 2-9  |
| 2.3  | Timers                                                                      | 2-10 |
|      | 2.3.1 Memory allocation                                                     | 2-10 |
|      | 2.3.2 Application example                                                   | 2-11 |
|      | 2.3.3 Notes on use                                                          | 2-22 |
| 2.4  | Serial I/O                                                                  |      |
|      | 2.4.1 7470/7471 group memory allocation                                     |      |
|      | 2.4.2 Application example                                                   |      |
|      | 2.4.3 7477/7478 group memory allocation                                     |      |
|      | 2.4.4 Application examples                                                  |      |
|      | 2.4.5 Notes on use                                                          |      |
| 2.5  | A-D converter                                                               |      |
|      | 2.5.1 Memory allocation                                                     | 2-35 |
|      | 2.5.2 Application examples                                                  |      |
|      | 2.5.3 Notes on use                                                          | 2-38 |
| 2.6  | Reset                                                                       | 2-39 |
|      | 2.6.1 Reset circuit                                                         |      |
|      | 2.6.2 Notes on use                                                          | 2-39 |
| 2.7  | Oscillation circuit                                                         | 2-40 |
| 2.8  | Low-power dissipation function                                              | 2-41 |
|      | 2.8.1 CPU mode register                                                     | 2-41 |
|      | 2.8.2 Application examples                                                  | 2-42 |
|      | 2.8.3 Notes on use                                                          |      |
| 2.9  | Countermeasures against noise                                               | 2-48 |
|      | 2.9.1 Shortest wiring length                                                | 2-48 |
|      | 2.9.2 Connection of a bypass capacitor across the Vss line and the Vcc line | 2-51 |
|      | 2.9.3 Wiring to analog input pins                                           | 2-51 |
|      | 2.9.4 Consideration for oscillator                                          | 2-52 |
|      | 2.9.5 Setup for I/O ports                                                   | 2-53 |
|      | 2.9.6 Providing of watchdog timer function by software                      | 2-54 |
| 2.10 | Notes on programming                                                        | 2-56 |
|      | 2.10.1 Processor status register                                            | 2-56 |
|      | 2.10.2 Decimal calculations                                                 | 2-57 |
| 2.11 | Differences between 7470/7471 group and 7477/7478 group                     | 2-58 |

| 2.12 Example of application circuit2- | 2-59 |
|---------------------------------------|------|
|---------------------------------------|------|

### CHAPTER 3. APPENDIX

| 3.1 | Control registers               | 3-2  |
|-----|---------------------------------|------|
|     | Mask ROM ordering method        |      |
| 3.3 | ROM programming ordering method | 3-46 |
| 3.4 | Mark specification form         | 3-62 |
| 3.5 | Package outline                 |      |
| 3.6 | SFR memory map                  |      |
| 3.7 | Pin configuration               |      |

## CHAPTER 1 HARDWARE

- 1.1 Description
- 1.2 Group expansion
- 1.3 Performance overview
- 1.4 Pin configuration
- 1.5 Pin description
- 1.6 Functional block diagram
- 1.7 Central processing unit (CPU)
- 1.8 Access area
- 1.9 Memory allocation
- 1.10 I/O pins
- 1.11 Interrupts
- 1.12 Timers
- 1.13 Serial I/O
- 1.14 A-D converter
- 1.15 Reset
- 1.16 Oscillation circuit
- 1.17 Low-power dissipation function
- 1.18 State transitions
- 1.19 Built-in PROM version
- 1.20 Emulator MCU
- 1.21 Electrical characteristics

## 1.1 Description

## **1.1 Description**

The 7470/7471/7477/7478 group is an 8-bit single-chip microcomputer which utilizes a silicon gate CMOS processing and has a simple instruction system of the 740 family using the same memory space for ROM, RAM and I/O.

### **1.2 Group expansion**

The 7470/7471/7477/7478 group develops with the M37470M2-XXXSP as the base chip in the 7470 series. The classification of the 7470 series is as follows.

7470 series — 7470 group 7471 group 7477 group 7478 group 7480 group\*\* 7481 group\*\*

\*\*:Under development

In this manual, when multiple models are described collectively, their names are arranged by putting "/" among them for separation. 7470 group, 7471 group  $\longrightarrow$  7470/7471 group

7477 group, 7478 group  $\longrightarrow$  7477/7478 group 7470 group, 7477 group  $\longrightarrow$  7470/7477 group 7471 group, 7478 group  $\longrightarrow$  7471/7478 group

The 7470/7471/7477/7478 group permits group expansion as shown in Figure 1.2.1. This group expansion is all performed only by differences in memory type and capacity and the number of ports. This allows the user to select optimum elements according to the user's system.

The 7470/7471/7477/7478 group supports the following in addition to the mask ROM version.

#### (1) Support of One Time PROM version

The One Time PROM version is a programmable microcomputer and can perform a one-time write operation to the built-in programmable ROM (PROM). For the details, refer to "1.19 Built-in PROM version."

#### (2) Support of EPROM version (with window)

The built-in EPROM version is a programmable microcomputer with window and can perform write and erase operations to the built-in EPROM. For the details, refer to "1.19 Built-in PROM version."

For the details, refer to "1.19 Built-in PROM versi

#### (3) Support of emulator MCU

The emulator MCU is a microcomputer designed for program development which facilitates program development and is an optimum element for system evaluation. For the details, refer to **"1.20 Emulator MCU**."

Table 1.2.1 shows the products which the 7470/7471/7477/7478 group supports.

### 1.2 Group expansion



## 1.2 Group expansion

| Table | 1.2.1 | List | of | supported | products |
|-------|-------|------|----|-----------|----------|
|-------|-------|------|----|-----------|----------|

(As of July 1996)

|                |                 |                |                                  |                  | , , ,                   |
|----------------|-----------------|----------------|----------------------------------|------------------|-------------------------|
| Product        | ROM<br>(bytes)  | RAM<br>(bytes) | I/O Port                         | Package          | Remarks                 |
| M37470M2-XXXSP | 4096            | 128            | I/O ports: 22                    |                  | Mask ROM version        |
| M37470M4-XXXSP | 0400            | 100            | (Including 4 analog              | -                |                         |
| M37470E4-XXXSP | 8192            | 192            | input pins.)                     | 32P4B            | One Time PROM version   |
| M37470M8-XXXSP | 16201           | 201            | ,                                |                  | Mask ROM version        |
| M37470E8-XXXSP | 16384           | 384            | Input ports: 4                   |                  | One Time PROM version   |
| M37471M2-XXXSP | 4000            | 400            |                                  | 42P4B            |                         |
| M37471M2-XXXFP | 4096            | 128            |                                  | 56P6N-A          | Mask ROM version        |
| M37471M4-XXXSP |                 |                |                                  | 42P4B            |                         |
| M37471M4-XXXFP | 0400            | 100            |                                  | 56P6N-A          |                         |
| M37471E4-XXXSP | 8192            | 192            | I/O ports: 28                    | 42P4B            | One Time PROM version   |
| M37471E4-XXXFP |                 |                | (Including 8 analog              | 56P6N-A          |                         |
| M37471M8-XXXSP |                 |                | input pins.)                     | 42P4B            | Mask ROM version        |
| M37471M8-XXXFP |                 |                | ,                                | 56P6N-A          |                         |
| M37471E8-XXXSP | 16384           | 384            | Input ports: 8                   | 42P4B            | One Time PROM version   |
| M37471E8-XXXFP |                 |                |                                  | 56P6N-A          | One thine I KOM version |
| M37471E8SS     |                 |                |                                  | 42S1B-A          | EPROM version           |
| M37471RSS      | 63.5K<br>(Note) | 384            |                                  | 42S1M            | Emulator MCU            |
| M37477M2TXXXSP |                 |                |                                  | 32P4B            | *                       |
| M37477M2TXXXFP | 4096            | 128            |                                  | 32P2W-A          | Mask ROM version*       |
| M37477M4-XXXSP |                 |                |                                  | 32P4B            |                         |
| M37477M4-XXXFP |                 | 32P2W          | 32P2W-A                          | Mask ROM version |                         |
| M37477M4TXXXSP | 8192            | 192            |                                  | 32P4B            | *                       |
| M37477M4TXXXFP |                 |                | I/O ports: 18                    | 32P2W-A          | Mask ROM version*       |
| M37477M8-XXXSP |                 |                | Input ports: 8                   | 32P4B            |                         |
| M37477M8-XXXFP |                 |                | (Including 4 analog              | 32P2W-A          | Mask ROM version        |
| M37477M8TXXXSP |                 |                | input pins.)                     | 32P4B            | *                       |
| M37477M8TXXXFP | 40004           |                |                                  | 32P2W-A          | Mask ROM version*       |
| M37477E8-XXXSP | 16384           | 384            |                                  | 32P4B            |                         |
| M37477E8-XXXFP |                 |                |                                  | 32P2W-A          | One Time PROM version   |
| M37477E8TXXXSP |                 |                |                                  | 32P4B            | *                       |
| M37477E8TXXXFP |                 |                |                                  | 32P2W-A          | One Time PROM version*  |
| M37478M2TXXXSP |                 |                |                                  | 42P4B            | *                       |
| M37478M2TXXXFP | 4096            | 128            |                                  | 56P6N-A          | Mask ROM version*       |
| M37478M4-XXXSP |                 |                |                                  | 42P4B            |                         |
| M37478M4-XXXFP |                 |                |                                  | 56P6N-A          | Mask ROM version        |
| M37478M4TXXXSP | 8192            | 192            |                                  | 42P4B            | *                       |
| M37478M4TXXXFP | · ·             |                | I/O ports: 20                    | 56P6N-A          | Mask ROM version*       |
| M37478M8-XXXSP |                 |                | Input ports: 16                  | 42P4B            |                         |
| M37478M8-XXXFP |                 |                | (Including 8 analog              | 56P6N-A          | Mask ROM version        |
| M37478M8TXXXSP |                 |                | input pins.)                     | 42P4B            | <b>+</b>                |
| M37478M8TXXXFP |                 |                |                                  | 56P6N-A          | Mask ROM version*       |
| M37478E8-XXXSP | 16384           | 384            |                                  | 42P4B            |                         |
| M37478E8-XXXFP |                 |                |                                  | 42F4B<br>56P6N-A | One Time PROM version   |
| M37478E8TXXXSP |                 |                |                                  | 42P4B            | L.                      |
| M37478E8TXXX5P |                 |                |                                  | 42P4B<br>56P6N-A | One Time PROM version*  |
|                |                 |                | 1/O partas 20                    | JUF UN-A         |                         |
| M37478E8SS     | 16384           | 384            | I/O ports: 20<br>Input ports: 16 | 42S1B-A          | EPROM version           |
| M37478RSS      | 63.5K<br>(Note) | 384            | (Including 8 analog input pins.) | 42S1M            | Emulator MCU            |
|                |                 |                |                                  |                  |                         |

Note: Address space usable as a ROM area.

\* : Extended operating temperature version.

### **1.3 Performance overview**

### **1.3 Performance overview**

Tables 1.3.1 to 1.3.4 show the performance overview of 7470/7471/7477/7478 group.

#### Table 1.3.1 Performance overview of 7470 group

| Parameter                    |                              |                                | Functions                                                          |  |  |
|------------------------------|------------------------------|--------------------------------|--------------------------------------------------------------------|--|--|
| Number of basis instructions |                              | untiona                        | 71 (69 basic instructions of 740 family and 2 multiplication       |  |  |
| Number of                    | Number of basic instructions |                                | and division instructions)                                         |  |  |
| Instruction                  | avagution t                  | ima                            | 0.5 $\mu$ s (the minimum instructions, at 8 MHz clock input        |  |  |
| Instruction                  | execution t                  | lme                            | oscillation frequency)                                             |  |  |
| Clock inpu                   | t oscillation                | frequency                      | 8 MHz (max.)                                                       |  |  |
|                              |                              | M37470M2                       | 4096 bytes                                                         |  |  |
|                              | ROM                          | M37470M4/E4                    | 8192 bytes                                                         |  |  |
| Memory                       |                              | M37470M8/E8                    | 16384 bytes                                                        |  |  |
| size                         |                              | M37470M2                       | 128 bytes                                                          |  |  |
|                              | RAM                          | M37470M4/E4                    | 192 bytes                                                          |  |  |
|                              |                              | M37470M8/E8                    | 384 bytes                                                          |  |  |
|                              |                              | P0                             | 8-bit                                                              |  |  |
| Input/                       | 1/0                          | P1                             | 8-bit                                                              |  |  |
| Output                       | 1/0                          | P2                             | 4-bit                                                              |  |  |
| port                         |                              | P4                             | 2-bit                                                              |  |  |
|                              | Input                        | P3                             | 4-bit                                                              |  |  |
| Serial I/O                   |                              |                                | 8-bit X 1                                                          |  |  |
| Timers                       |                              |                                | 8-bit timer 🗙 4                                                    |  |  |
| PWM                          |                              |                                | 1 (in common with 2 timer)                                         |  |  |
| A-D conve                    | rter                         |                                | 8-bit × 1 (4 channels)                                             |  |  |
|                              |                              | M37470M2                       | 64 levels max.                                                     |  |  |
| Subroutine                   | e nesting                    | M37470M4/E4                    | 96 levels max.                                                     |  |  |
|                              |                              | M37470M8/E8                    | 192 levels max.                                                    |  |  |
| Interrupt                    |                              | <u></u>                        | 5 external interrupts, 6 internal interrupts, 1 software interrupt |  |  |
|                              | erating circu                | it 🗸 🔍                         | Built-in circuit with internal feedback resistor (an external      |  |  |
| Clock gene                   |                              |                                | ceramic resonator or a quartz-crystal oscillator)                  |  |  |
|                              |                              |                                | 2.7 V to 4.5 V                                                     |  |  |
| Power sou                    | irce voltage                 |                                | (at (2.2 Vcc-2) MHz clock input oscillation frequency)             |  |  |
| Fower sou                    | nce voltage                  |                                | 4.5 V to 5.5 V                                                     |  |  |
|                              |                              |                                | (at 8 MHz clock input oscillation frequency)                       |  |  |
| Power dissipation            |                              |                                | 35 mW typ.                                                         |  |  |
|                              | •                            |                                | (at 8 MHz clock input oscillation frequency)                       |  |  |
| Input/Outp                   |                              | Input/Output withstand voltage | 5 V                                                                |  |  |
| characteris                  |                              | Output current                 | -5 mA to +10 mA (P0, P1, P2, P4: CMOS 3-state)                     |  |  |
|                              | temperature                  |                                | –20 °C to +85 °C                                                   |  |  |
| Device str                   | ucture                       |                                | CMOS silicon gate                                                  |  |  |
| Package                      |                              | M37470Mx/Ex-XXXSP              | 32-pin shrink plastic molded DIP                                   |  |  |

### **1.3 Performance overview**

| Table | 1.3.2 | Performance | overview | of | 7471 | group |  |
|-------|-------|-------------|----------|----|------|-------|--|
|-------|-------|-------------|----------|----|------|-------|--|

|                              | Para           | imeter                         | Functions                                                          |  |  |
|------------------------------|----------------|--------------------------------|--------------------------------------------------------------------|--|--|
| Number of basic instructions |                | uctions                        | 71 (69 basic instructions of 740 family and 2 multiplication       |  |  |
| Number of basic instructions |                |                                | and division instructions)                                         |  |  |
| Instruction                  | execution      | time                           | 0.5 $\mu$ s (the minimum instructions, at 8 MHz clock input        |  |  |
|                              |                |                                | oscillation frequency)                                             |  |  |
| Clock inpu                   | ut oscillation | frequency                      | 8 MHz (max.)                                                       |  |  |
|                              |                | M37471M2                       | 4096 bytes                                                         |  |  |
|                              | ROM            | M37471M4/E4                    | 8192 bytes                                                         |  |  |
| Memory                       |                | M37471M8/E8                    | 16384 bytes                                                        |  |  |
| size                         |                | M37471M2                       | 128 bytes                                                          |  |  |
|                              | RAM            | M37471M4/E4                    | 192 bytes                                                          |  |  |
|                              |                | M37471M8/E8                    | 384 bytes                                                          |  |  |
|                              |                | P0                             | 8-bit                                                              |  |  |
| Input/                       | I/O            | P1                             | 8-bit                                                              |  |  |
| Output                       | 1/0            | P2                             | 8-bit                                                              |  |  |
| port                         |                | P4                             | 4-bit                                                              |  |  |
| ροπ                          | Input          | P3                             | 4-bit                                                              |  |  |
|                              | Input          | P5                             | 4-bit                                                              |  |  |
| Serial I/O                   |                |                                | 8-bit X 1                                                          |  |  |
| Timers                       |                |                                | 8-bit timer X 4                                                    |  |  |
| PWM                          |                |                                | 1 (in common with 2 timer)                                         |  |  |
| A-D conve                    | erter          |                                | 8-bit X 1 (8 channels)                                             |  |  |
|                              |                | M37471M2                       | 64 levels max.                                                     |  |  |
| Subroutine                   | e nesting      | M37471M4/E4                    | 96 levels max.                                                     |  |  |
|                              |                | M37471M8/E8                    | 192 levels max.                                                    |  |  |
| Interrupt                    |                |                                | 5 external interrupts, 6 internal interrupts, 1 software interrupt |  |  |
|                              | orating aire   | .:4                            | Built-in circuit with internal feedback resistor (an external      |  |  |
| Clock gen                    | erating circo  |                                | ceramic resonator or a quartz-crystal oscillator)                  |  |  |
|                              | apporation     | oirouit                        | Built-in circuit with internal feedback resistor (a guartz-        |  |  |
| SUD-CIOCK                    | generating     | circuit                        | crystal oscillator)                                                |  |  |
|                              |                |                                | 2.7 V to 4.5 V                                                     |  |  |
| Dower oo                     |                |                                | (at (2.2 Vcc-2) MHz clock input oscillation frequency)             |  |  |
| Power sou                    | urce voltage   |                                | 4.5 V to 5.5 V                                                     |  |  |
|                              |                |                                | (at 8 MHz clock input oscillation frequency)                       |  |  |
|                              |                |                                | 35 mW typ.                                                         |  |  |
| Power dissipation            |                |                                | (at 8 MHz clock input oscillation frequency)                       |  |  |
| Input/Outp                   | out            | Input/Output withstand voltage | 5 V                                                                |  |  |
| characteri                   | stics          | Output current                 | -5 mA to +10 mA (P0, P1, P2, P4: CMOS 3-state)                     |  |  |
| Operating                    | temperature    | Э                              | –20 °C to +85 °C                                                   |  |  |
| Device str                   | ructure        |                                | CMOS silicon gate                                                  |  |  |
|                              |                | M37471Mx/Ex-XXXSP              | 42-pin shrink plastic molded DIP                                   |  |  |
| Package                      |                | M37471Mx/Ex-XXXFP              | 56-pin plastic molded QFP                                          |  |  |
| M37471E8SS                   |                |                                | 42-pin shrink ceramic DIP                                          |  |  |

## **1.3 Performance overview**

### Table 1.3.3 Performance overview of 7477 group

|                                                                     | Fala           | meter                                  | Functions                                                                      |  |  |
|---------------------------------------------------------------------|----------------|----------------------------------------|--------------------------------------------------------------------------------|--|--|
| Number of basic instructions                                        |                | uctions                                | 71 (69 basic instructions of 740 family and 2 multiplication                   |  |  |
| Number of basic instructions                                        |                | uctions                                | and division instructions)                                                     |  |  |
| Instruction                                                         | overtion       | time o                                 | 0.5 $\mu$ s (the minimum instructions, at 8 MHz clock input                    |  |  |
| Instruction                                                         | execution      | lime                                   | oscillation frequency)                                                         |  |  |
| Clock inpu                                                          | it oscillation | frequency                              | 8 MHz (max.)                                                                   |  |  |
|                                                                     |                | M37477M2                               | 4096 bytes                                                                     |  |  |
|                                                                     | ROM            | M37477M4                               | 8192 bytes                                                                     |  |  |
| Memory                                                              |                | M37477M8/E8                            | 16384 bytes                                                                    |  |  |
| size                                                                |                | M37477M2                               | 128 bytes                                                                      |  |  |
|                                                                     | RAM            | M37477M4                               | 192 bytes                                                                      |  |  |
|                                                                     |                | M37477M8/E8                            | 384 bytes                                                                      |  |  |
|                                                                     |                | P0                                     | 8-bit                                                                          |  |  |
| Input/                                                              | I/O            | P1                                     | 8-bit                                                                          |  |  |
| Output                                                              |                | P4                                     | 2-bit                                                                          |  |  |
| port                                                                | Input          | P2                                     | 4-bit                                                                          |  |  |
|                                                                     | mput           | P3                                     | 4-bit                                                                          |  |  |
| Serial I/O                                                          |                |                                        | 8-bit X 1 (operable in UART mode)                                              |  |  |
| Timers                                                              |                |                                        | 8-bit timer X 4                                                                |  |  |
| PWM                                                                 |                |                                        | 1 (in common with 2 timer)                                                     |  |  |
| A-D conve                                                           | erter          |                                        | 8-bit X 1 (4 channels)                                                         |  |  |
|                                                                     |                | M37477M2                               | 64 level max.                                                                  |  |  |
| Subroutine                                                          | e nesting      | M37477M4                               | 96 level max.                                                                  |  |  |
|                                                                     |                | M37477M8/E8                            | 192 level max.                                                                 |  |  |
| Interrupt                                                           |                |                                        | 5 external interrupts, 7 internal interrupts, 1 software interrupt             |  |  |
|                                                                     | arating size   | .:4                                    | Built-in circuit with internal feedback resistor (an external                  |  |  |
| Clock gen                                                           | erating circu  | lit 🚽                                  | ceramic resonator or a quartz-crystal oscillator)                              |  |  |
|                                                                     |                |                                        | 2.7 V to 4.5 V                                                                 |  |  |
| D                                                                   |                | 20                                     | (at (2.2 Vcc-2) MHz clock input oscillation frequency)                         |  |  |
| Power sou                                                           | irce voltage   |                                        | 4.5 V to 5.5 V                                                                 |  |  |
|                                                                     |                |                                        | (at 8 MHz clock input oscillation frequency)                                   |  |  |
| Damas dia                                                           | - i            |                                        | 35 mW typ.                                                                     |  |  |
| Power dis                                                           | sipation       |                                        | (at 8 MHz clock input oscillation frequency)                                   |  |  |
| Input/Outp                                                          | ut             | Input/Output withstand voltage         | 5 V                                                                            |  |  |
| characteris                                                         | stics          | Output current                         | -5 mA to +10 mA (P0, P1, P4: CMOS 3-state)                                     |  |  |
| Operating temperature                                               |                |                                        | -20 °C to +85 °C (-40 °C to +85 °C for extended operating temperature version) |  |  |
| Device str                                                          | ucture         |                                        | CMOS silicon gate                                                              |  |  |
| Devi                                                                |                | M37477Mx/E8-XXXSP<br>M37477Mx/E8TXXXSP | 32-pin shrink plastic molded DIP                                               |  |  |
| Package M37477Mx/E81XXXSP<br>M37477Mx/E8-XXXFP<br>M37477Mx/E8TXXXFP |                | M37477Mx/E8-XXXFP                      | 32-pin plastic molded SOP                                                      |  |  |

### **1.3 Performance overview**

| Table 1.3 | .4 Performance | overview o | f 7478 group |  |
|-----------|----------------|------------|--------------|--|
|-----------|----------------|------------|--------------|--|

| Parameter                    |                |                   | Functions                                                                                  |  |  |
|------------------------------|----------------|-------------------|--------------------------------------------------------------------------------------------|--|--|
| Number of basic instructions |                |                   | 71 (69 basic instructions of 740 family and 2 multiplication<br>and division instructions) |  |  |
| Instruction execution time   |                |                   | 0.5 $\mu$ s (the minimum instructions, at 8 MHz clock input                                |  |  |
| Clock innu                   | t oscillation  | fraguanay         | oscillation frequency)<br>8 MHz (max.)                                                     |  |  |
| Сюск при                     |                |                   | 4096 bytes                                                                                 |  |  |
| Memory<br>size               | DOM            | M37478M2          |                                                                                            |  |  |
|                              | ROM            | M37478M4          | 8192 bytes                                                                                 |  |  |
|                              |                | M37478M8/E8       | 16384 bytes<br>128 bytes                                                                   |  |  |
| 5120                         | RAM            | M37478M2          | 192 bytes                                                                                  |  |  |
|                              | RAIN           | M37478M4          | 384 bytes                                                                                  |  |  |
|                              |                | M37478M8/E8       | 8-bit                                                                                      |  |  |
|                              | I/O            | P0                | 8-bit                                                                                      |  |  |
| Input/                       | 1/0            | P1                | 4-bit                                                                                      |  |  |
| Output                       |                | P4                | 8-bit                                                                                      |  |  |
| port                         | Innut          | P2                | 4-bit                                                                                      |  |  |
|                              | Input          | P3                | 4-bit                                                                                      |  |  |
| Serial I/O                   |                | P5                | 8-bit X 1 (operable in UART mode)                                                          |  |  |
|                              |                |                   | 8-bit timer X 4                                                                            |  |  |
| Timers<br>PWM                |                |                   | 1 (in common with 2 timer)                                                                 |  |  |
| A-D conve                    | rtor           |                   | 8-bit $\times$ 1 (8 channels)                                                              |  |  |
| A-D conve                    | itei           | M37478M2          | 64 level max.                                                                              |  |  |
| Subroutine                   | nesting        | M37478M4          | 96 level max.                                                                              |  |  |
| Subroutine                   | riesting       | M37478M8/E8       | 192 level max.                                                                             |  |  |
| Interrupt                    |                | IVI37470IVI0/E0   | 5 external interrupts, 7 internal interrupts, 1 software interrupt                         |  |  |
| •                            |                |                   | Built-in circuit with internal feedback resistor (an external                              |  |  |
| Clock gene                   | rating circuit |                   | ceramic resonator or a quartz-crystal oscillator)                                          |  |  |
|                              |                |                   | Built-in circuit with internal feedback resistor (a quartz-                                |  |  |
| Sub-clock                    | generating of  | circuit 🔰 💚       | crystal oscillator)                                                                        |  |  |
|                              |                |                   | 2.7  V to  4.5  V                                                                          |  |  |
|                              |                |                   | (at (2.2 VCC-2) MHz clock input oscillation frequency)                                     |  |  |
| Power sou                    | irce voltage   |                   | 4.5 V to 5.5 V                                                                             |  |  |
|                              |                |                   | (at 8 MHz clock input oscillation frequency)                                               |  |  |
|                              |                |                   | 35 mW typ.                                                                                 |  |  |
| Power diss                   | sipation       |                   | (at 8 MHz clock input oscillation frequency)                                               |  |  |
| Input/Outp                   | ut             |                   | 5 V                                                                                        |  |  |
|                              |                | Output current    | -5 mA to +10 mA (P0, P1, P4: CMOS 3-state)                                                 |  |  |
| Operating temperature        |                |                   | -20 °C to +85 °C (-40 °C to +85 °C for extended operating temperature version)             |  |  |
| Device structure             |                |                   | CMOS silicon gate                                                                          |  |  |
| Package                      |                | M37478Mx/E8-XXXSP |                                                                                            |  |  |
|                              |                | M37478Mx/E8TXXXSP | 42-pin shrink plastic molded DIP                                                           |  |  |
|                              |                | M37478Mx/E8-XXXFP |                                                                                            |  |  |
|                              |                | M37478Mx/E8TXXXFP | 56-pin plastic molded QFP                                                                  |  |  |
|                              |                | M37478E8SS        | 42-pin shrink ceramic DIP                                                                  |  |  |
|                              |                |                   | TZ-PIII SIIIIIIK UCIAIIIIU DIF                                                             |  |  |

## 1.4 Pin configuration

## **1.4 Pin configuration**

Figures 1.4.1 to 1.4.4 show a pin configuration of "7470/7471/7477/7478 group."

For pin connections in the EPROM mode of the built-in programmable ROM version, refer to "Figures 1.19.1 to 1.19.6 Pin connections in EPROM mode."



Fig. 1.4.1 Pin configuration of 7470 group

1.4 Pin configuration



### 1.4 Pin configuration



1.4 Pin configuration



## 1.5 Pin description

## **1.5 Pin description**

Tables 1.5.1 to 1.5.3 show a pin description.

For pin functions in the EPROM mode of the built-in programmable ROM version, refer to "1.19.2 Pin description."

| Pin      | Name                    | Input/<br>Output | Functions                                                                                                                                                                                                                                                                      |
|----------|-------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc, Vss | Power source            |                  | <ul> <li>Apply the following voltage to the VCC pin:<br/>2.7 V to 4.5 V<br/>(at f(XIN) = (2.2 VCC-2) MHz clock input oscillation frequency)<br/>or<br/>4.5 V to 5.5 V<br/>(at f(XIN) = 8 MHz clock input oscillation frequency).</li> <li>Apply 0 V to the Vss pin.</li> </ul> |
| AVss     | Analog power source     |                  | <ul> <li>Ground level input pin for the A-D converter.</li> <li>Apply the same voltage as Vss pin to the AVss pin.</li> <li>Note: This pin is dedicated to 56P6N-A package products among the 7471/7478 group.</li> </ul>                                                      |
| VREF     | Reference voltage input | Input            | <ul> <li>Reference voltage input pin for the A-D converter.</li> <li>When using the A-D converter, apply 0.5 Vcc (≧ 2) to Vcc [V].</li> <li>When not using the A-D converter, connect to Vcc.</li> </ul>                                                                       |
| RESET    | Reset input             | Input            | <ul> <li>Reset input pin</li> <li>The microcomputer is put into a reset state by keeping the RESET pin at "L" for 2 μs or more, and the reset state is released by returning the RESET pin to "H."</li> </ul>                                                                  |
| XIN      | Clock input             | Input            | <ul> <li>An input pin and an output pin for the main clock generating circuit.</li> <li>Connect a ceramic resonator or a quartz-crystal oscillator between pins XIN and XOUT.</li> </ul>                                                                                       |
| Χουτ     | Clock output            | Output           | <ul> <li>A feedback resistor is incorporated between the XIN and the XOUT pins.</li> <li>To use an external clock input, connect the clock oscillation source to the XIN pin and leave the XOUT pin open.</li> </ul>                                                           |
| P00–P07  | I/O port P0             | I/O              | <ul> <li>Port P0 is an 8-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, a pull-up transistor is connectable<br/>in units of one bit.</li> <li>In input mode, a key-on wake up function is pro-<br/>vided.</li> </ul>                      |

## 1.5 Pin description

### Table 1.5.2 Pin description (2)

| Pin     | Name                               | Input/<br>Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P10-P17 | I/O port P1                        | I/O              | <ul> <li>Port P1 is an 8-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, pull-up transistor can be connected<br/>in units of 4-bit.</li> <li>Pins P12 and P13 are in common with timer out-<br/>put pins T0, T1 respectively.</li> <li>In the case of the 7470/7471 group, P14–P17 are<br/>in common with serial I/O pins SIN, SOUT, CLK,<br/>SRDY respectirely.</li> <li>In the case of the 7470/7471 group, the outputs<br/>of pins SOUT and the SRDY can be N-channel open<br/>drain outputs.</li> <li>In the case of the 7477/7478 group, P14–P17 are<br/>in common with serial I/O pins RxD, TxD, SCLK,<br/>SRDY, respectively.</li> </ul> |
| P20-P27 | I/O port P2<br>(7470/7471 group)   | 1/0              | <ul> <li>Port P2 is an 8-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, pull-up transistor can be connected<br/>in units of 4-bit.</li> <li>Pins P20-P27 are in common with analog input<br/>pins IN0-IN7 respectively.</li> <li>Note: The 7470 group has only the 4 pins P20-P23<br/>(IN0-IN3).</li> </ul>                                                                                                                                                                                                                                                                                                                                    |
|         | Input port P2<br>(7477/7478 group) | Input            | <ul> <li>Port P2 is an 8-bit input port.</li> <li>It is impossible to connect a pull-up transistor.</li> <li>Pins P20–P27 are in common with analog Input pins IN0–IN7 respectively.</li> <li>Note: The 7477 group has only the 4 pins P20–P23 (IN0–IN3).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                |
| P30-P33 | Input port P3                      | Input            | <ul> <li>Port P3 is a 4-bit input port.</li> <li>Pins P30, P31 are in common with external interrupt input pins INT0, INT1 respectively.</li> <li>Pins P32, P33 are in common with timer input pins CNTR0, CNTR1 respectively.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P40-P43 | I/O port P4                        | I/O              | <ul> <li>Port P4 is a 4-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, pull-up transistor can be connected in units of 4-bit.</li> <li>Note: The 7470/7477 group has only 2 pins P40 and P41.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## 1.5 Pin description

#### Table 1.5.3 Pin description (3)

| Pin            | Name          | Input/<br>Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|----------------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| P50–P53        | Input port P5 | Input            | <ul> <li>Port P5 is a 4-bit input port.</li> <li>Pull-up transistor can be connected in units of 4-bit.</li> <li>Pins P50, P51 are in common with input/output pins for sub-clock generating circuit XCIN, XCOUT respectively.</li> <li>When using pins P50 and P51 as pins XCIN and XCOUT, connect a quartz-crystal oscillator between pins XCIN and XCOUT.</li> <li>When using pins P50 and P51 as pins XCIN and XCOUT, a feedback resistor is connected between pins XCIN and XCOUT.</li> <li>To use an external clock input, connect the clock oscillation source to the XCIN pin and leave the XCOUT pin open.</li> <li>Note: Only the 7471/7478 group has pins P50–P53.</li> </ul> |  |  |
| XCOUT pin open |               |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

7470/7471/7477/7478 GROUP USER'S MANUAL

### 1.6 Functional block diagram

## 1.6 Functional block diagram

The functional block diagram of 7470/7471/7477/7478 group is shown in Figure 1.6.1 to Figure 1.6.6.













### 1.7 Central processing unit (CPU)

## 1.7 Central processing unit (CPU)

The CPU of 7470/7471/7477/7478 group has the following 6 registers (referred as "CPU registers").

- Index register 1 (1)
   Stack pointer (S)
- Brocessor status register (PS) -------8-bit





Fig. 1.7.1 Structure of CPU registers

### 1.7 Central processing unit (CPU)

The CPU register states provided immediately after hardware reset are described below.

- The interrupt disable flag (I) of the Processor status register (PS) is set to "1."
- The high-order 8 bits (PCH) of the Program counter (PC) become the contents of address FFFF16 and the low-order 8 bits (PCL) become the contents of address FFFE16.

The contents of the other CPU registers are undefined, so be sure to initialize the CPU registers with the program.

#### 1.7.1 Accumulator (A)

The Accumulator is the central of microcomputer and is an 8-bit register. This accumulator is used for arithmetic operations, data transfer, temporary storage, condition judgment, and is a general-purpose register with the highest frequency of use.

#### 1.7.2 Index register X (X), Index register Y (Y)

The Index register X and the Index register Y are 8-bit registers.

In the addressing mode using these Index registers, a value resulting from adding the contents of this register to the operand becomes a real specified address. This addressing mode is used to make reference to a subroutine table or a memory table. The Index registers are provided with increment, decrement, comparison and data transfer functions and can also be used as a simplified accumulator.

In the Index register X, when the index X mode flag (T) of the Processor status register is "1," the contents of the Index register become an operand address.

#### 1.7.3 Stack pointer (S)

The Stack pointer is an 8-bit register which is used to call a subroutine or generate an interrupt.

For a branch from a routine being executed to a subroutine or an interrupt processing routine, it is necessary to temporarily store (push) in memory the return address at the termination of this processing. Usually, the internal RAM is used as the push destination, and this area is called a stack area. The stack pointer indicates an address in the stack area to which the data will be pushed next.

Figure 1.7.2 shows a push operation to the stack area of the register and a pop operation from the Stack area of the register.

The Program counter and registers other than the Processor status register are not automatically pushed. Accordingly, be sure to push necessary registers with the program.

The PHA instruction and the PLA instruction are used for push and pop operations of the Accumulator and the PHP instruction and the PLP instruction are used for push and pop operations of the Processor status register.

In the 7470/7471/7477/7478 group, the RAM in 0 page or 1 page is available as a stack area. Select it by the stack page bit (bit 2) of the CPU mode register (address 00FB16), which will be described later ("0" for 0 page or "1" for 1 page). In some products whose RAM capacity is 192 bytes or less, RAM does not exist on 1 page, so be sure to set this bit to "0."

The stack pointer is in an undefined state immediately after hardware reset. Be sure to initialize so as not to destroy the data arranged in the RAM area.

### 1.7 Central processing unit (CPU)



### 1.7 Central processing unit (CPU)

#### 1.7.4 Program counter (PC)

The Program counter is a 16-bit counter consisting of an 8-bit register PCH and an 8-bit register PCL. This counter indicates the address at which the next instruction to be executed is stored.

The contents of this counter are automatically pushed to the stack when a subroutine is called or an interrupt occurs.

The high-order 8 bits (PCH) of the program counter become the contents of address FFFF16 and the loworder 8 bits (PCL) become the contents of address FFFE16 immediately after hardware reset.

#### 1.7.5 Processor status register (PS)

The Processor status register is an 8-bit register consisting of 5 flags to indicate the state immediately after arithmetic processing and 3 flags to determine an operation for the CPU. Each bit of the Processor status register is described below.

(1) Carry flag (C) ..... Bit 0

The carry flag holds the carry or borrow from the arithmetic logical unit after arithmetic processing. This flag is also changed by the Shift instruction or Rotate instruction.

This flag is set to "1" by the SEC instruction and cleared to "0" by the CLC instruction.

(2) Zero flag (Z) ..... Bit 1

The zero flag is set to "1" when the arithmetic processing or data transfer result is "0" and cleared to "0" in all other cases. In the decimal operation mode, this flag is invalidated. There is no instruction to change the contents of this flag.

#### (3) Interrupt disable flag (I) ..... Bit 2

The interrupt request flag disables all instructions (except an interrupt by the BRK instruction). When this flag is "1," the interrupt disable state is provided. This flag is set to "1" by accepting an interrupt, thereby disabling a multi-interrupt.

This flag is set to "1" by the SEI instruction and cleared to "0" by the CLI instruction.

This flag is set to "1" (interrupt disable state) immediately after hardware reset.

#### (4) Decimal mode flag (D) ..... Bit 3

The decimal mode flag determines whether addition and subtraction should be performed in binary or decimal notation. When the contents of this flag are "0," an ordinary binary operation is performed. When they are "1," an arithmetic operation is performed assuming that one word is a 2-digit decimal number. In a decimal operation, decimal compensation is automatically performed (decimal operation can be performed only by the ADC instruction and the SBC instruction).

This flag is set to "1" by the SED instruction and cleared to "0" by the CLD instruction.

This flag is put in an undefined state immediately after hardware reset. As this flag directly affects arithmetic operations, be sure to initialize it.

#### (5) Break flag (B).....Bit 4

The break flag identifies whether or not an interrupt has been caused by the BRK instruction. The BRK instruction is used for program debugging and performs the same operation as an interrupt is performed by executing the BRK instruction.

The Processor status register is pushed to the stack, after the B flag is automatically set to "1" in case of the BRK instruction interrupt, or after the B flag is automatically cleared to "0" in case of the other interrupts.

There is no instruction to change the contents of this flag.

### 1.7 Central processing unit (CPU)

#### (6) Index X mode flag (T) ..... Bit 5

When the Index X mode flag is "0," arithmetic operations are performed between the Accumulator and the memory. When this flag is "1," direct arithmetic operations and direct data transfer between one memory and another, between a memory and an I/O, or between one I/O and another without passing through the accumulator. An arithmetic operation result between memory 1 directly specified by the Index register X and memory 2 specified by an operand is stored into memory 1.

- 1 When the T flag is "0" A  $\leftarrow$  A \* M<sub>2</sub>
- 2 When the T flag is "1" M1  $\longleftarrow$  M1 \* M2
  - (\* : Denotes an arithmetic operation
    - A : Content of accumulataor
    - M1 : Contents of memory 1 directly specified by the Index register X
    - M2 : Contents of memory 2 specified by the operand

This flag is set to "1" by the SET instruction and cleared to "0" by the CLT instruction. This flag is in the undefined state immediately after hardware resetting. This flag has a direct effect on arithmetic operations. Accordingly, be sure to initialize it.

#### (7) Overflow flag (V) ..... Bit 6

The contents of the overflow flag have significance when addition and subtraction are performed assuming that one word is a signed binary number. When an addition or subtraction result exceeds the range of +127 to -128, this flag is set to "1." When the BIT instruction is executed for other cases, the contents of bit 6 of the executed memory are put into the overflow flag.

This flag is cleared to "0" by the CLV instruction, but there is no instruction to set this flag to "1." In the decimal operation mode, this flag is invalidated.

#### (8) Negative flag (N) .....Bit 7

The negative flag is set to "1" when an arithmetic processing or data transfer result is negative (bit 7 is "1"). The contents of bit 7 of the executed memory are put into this flag when the BIT instruction is executed.

There is no instruction to change the contents of this flag.

In the decimal operation mode, this flag is invalidated.

### 1.8 Access area

### 1.8 Access area

In the 7470/7471/7477/7478 group, all ROM, RAM and I/O and the various control registers are located in the same memory area. Accordingly, the same instructions are used for data transfer and arithmetic operations without discriminating between a memory and an I/O.

The Program counter consists of 16 bits and the access space is 64K-byte of memory area: addresses 000016 to FFFF16.

The area of the least significant 256 bytes (addresses 000016 to 00FF16) is called the "zero page," and memories with a high frequency of use such as internal RAM, I/O ports and timers are located here. The area of the most significant 256 bytes (addresses FF0016 to FFFF16) is called the "special page," and an internal ROM and interrupt vectors are located here.

The zero page and the special page can be accessed with 2 bytes by using each special addressing mode.



Figure 1.8.1 shows an outline of access area.

Fig. 1.8.1 Access area

1.8 Access area

#### 1.8.1 Zero page (Addresses 000016 to 00FF16)

The area of 256 bytes from addresses 000016 to 00FF16 is called the zero page. The internal RAM and the special function register (SFR) are located in this area.

To specify a memory or a register in this area, use the addressing mode shown in Table 1.8.1. In this area, especially, it is possible to access this area in a shorter instruction cycle by using the zero addressing mode.

#### 1.8.2 Special page (Addresses FF0016 to FFFF16)

The area of 256 bytes from addresses FF0016 to FFFF16 is called the special page. The internal ROM and the interrupt vector area are located in this area.

To specify a memory or subroutine in this area, use the addressing mode shown in Table 1.8.1. In this area, especially, it is possible to jump to this area in a shorter instruction cycle by using the special page addressing mode.

Ordinary, subroutines with high frequency of use are located in this area.

#### Table 1.8.1 Addressing mode accessible to each area

2

| Addressing mode (bytes required) | Zero page reference | Special page reference | Other area reference |  |
|----------------------------------|---------------------|------------------------|----------------------|--|
| Zero page (2)                    | 1                   |                        | _                    |  |
| Zero page indirect (2)           | 1                   | C =                    | _                    |  |
| Zero page X (2)                  | 1                   |                        | _                    |  |
| Zero page Y (2)                  | 1                   | —                      | —                    |  |
| Zero page bit (2)                | 1                   | —                      | _                    |  |
| Zero page bit relative (3)       | 1                   | -                      | _                    |  |
| Absolute (3)                     | ,                   | 1                      | 1                    |  |
| Absolute X (3)                   |                     | 1                      |                      |  |
| Absolute Y (3)                   |                     | 1                      | 1                    |  |
| Relative (2)                     |                     | 1                      |                      |  |
| Indirect (3)                     |                     | 1                      | 1                    |  |
| Indirect X (2)                   |                     | 1                      | 1                    |  |
| Indirect Y (2)                   | 1                   | 1                      | I                    |  |
| Special page (2)                 | _                   |                        | —                    |  |
|                                  |                     |                        |                      |  |

# **1.9 Memory allocation**

# **1.9 Memory allocation**

Figure 1.9.1 and Figure 1.9.2 show the memory allocation of 7470/7471/7477/7478 group. The memories, I/Os and others located in the access area are explained below.

### • RAM

An internal RAM is located in each area shown in Table 1.9.1. The internal RAM is used as a data storage area and a stack area for subroutine call and interrupt occurrence.

When the RAM is used as a stack area, be careful about subroutine nesting depth and interrupt levels so that the data in the RAM is not destroyed.

### • Special function register (SFR) (Addresses 00C016 to 00FF16)

The area from addresses 00C016 to 00FF16 is assigned to the SFR (Special Function Register). Various control registers such as I/O ports, timers, serial I/Os, A-D converters and interrupts are located in this SFR.

Figure 1.9.3 shows the special function register (SFR)memory map.

### • ROM

An internal ROM is located in each area shown in Table 1.9.2.

The internal ROM is used to store data tables and programs. In the internal ROM, a vector area to store jump destination addresses upon a reset or occurrence of interrupt are assigned to addresses FFEA16 to FFFF16 in the 7470/7471 group and to addresses FFE816 to FFFF16 in the 7477/7478 group.

Figure 1.9.4 shows the interrupt vector memory map.

#### Table 1.9.1 RAM area

| Product     | Range                                                  | Memory size |
|-------------|--------------------------------------------------------|-------------|
| M3747xM2    | Addresses 000016 to 007F16                             | 128 X 8-bit |
| M3747xM4/E4 | Addresses 000016 to 00BF16                             | 192 X 8-bit |
| M3747xM8/E8 | Addresses 000016 to 00BF16, Addresses 010016 to 01BF16 | 384 × 8-bit |

### Table 1.9.2 ROM area

| Product  | Memory type      | Range                       | Memory size |
|----------|------------------|-----------------------------|-------------|
| M3747xM2 | Mask ROM         | Addresses F00016 to FFFF16  | 4K X 8-bit  |
| M3747xM4 | Mask ROM         | Addresses E00016 to FFFF16  | 8K X 8-bit  |
| M3747xE4 | Programmable ROM |                             |             |
| M3747xM8 | Mask ROM         | Addresses C00016 to FFFF16  | 16K X 8-bit |
| M3747xE8 | Programmable ROM | Addresses Cooolis to FFFFIs |             |

## **1.9 Memory allocation**



Fig. 1.9.1 Memory allocation of 7470/7471 group

# 1.9 Memory allocation



Fig. 1.9.2 Memory allocation of 7477/7478 group

# 1.9 Memory allocation

| 0 <b>CO</b> 16  | Port P0                                                                        |                  | 00E016       | Transmit/receive buffer register |          |
|-----------------|--------------------------------------------------------------------------------|------------------|--------------|----------------------------------|----------|
| 0 <b>C1</b> 16  | Port P0 direction register                                                     |                  | 00E116       | Serial I/O status register       |          |
| 0 <b>C2</b> 16  | Port P1                                                                        |                  | 00E216       | Serial I/O control register      | (Note 5) |
| 0 <b>C3</b> 16  | Port P1 direction register                                                     |                  | 00E316       | UART control register            |          |
| 0 <b>C4</b> 16  | Port P2                                                                        |                  | 00E416       | Baud rate generator              |          |
| 0 <b>C5</b> 16  | Port P2 direction register (Note 1)                                            |                  | 00E516       |                                  |          |
| 0 <b>C6</b> 16  | Port P3                                                                        |                  | 00E616       |                                  |          |
| 0 <b>C7</b> 16  |                                                                                |                  | 00E716       |                                  |          |
| 0 <b>C8</b> 16  | Port P4                                                                        |                  | 00E816       |                                  |          |
| 0 <b>C9</b> 16  | Port P4 direction register                                                     |                  | 00E916       |                                  |          |
| 0 <b>CA</b> 16  | Port P5 (Note 2)                                                               |                  | 00EA16       |                                  |          |
| 0CB16           |                                                                                |                  | 00EB16       |                                  |          |
| 00CC16          |                                                                                |                  | 00EC16       |                                  |          |
| 0 <b>CD</b> 16  |                                                                                |                  | 00ED16       |                                  |          |
| 00CE16          |                                                                                |                  | 00EE16       |                                  |          |
| 00CF16          |                                                                                |                  | 00EF16       |                                  |          |
| 0D016           | Port P0 pull-up control register                                               |                  | 00F016       | Timer 1                          |          |
| 0 <b>D1</b> 16  | Port P1-P5 pull-up control register (Note 3)                                   |                  | 00F116       | Timer 2                          |          |
| 0 <b>D2</b> 16  |                                                                                |                  | 00F216       | Timer 3                          |          |
| 0 <b>D</b> 316  |                                                                                |                  | 00F316       | Timer 4                          |          |
| 0 <b>D4</b> 16  | Edge polarity selection register                                               |                  | 00F416       |                                  |          |
| 0 <b>D</b> 516  |                                                                                |                  | 00F516       |                                  |          |
| 0 <b>D6</b> 16  | Input latch register                                                           |                  | 00F616       |                                  |          |
| 0 <b>0D7</b> 16 |                                                                                |                  | 00F716       | Timer FF register                |          |
| 0 <b>D</b> 816  |                                                                                |                  | 00F816       | Timer 12 mode register           |          |
| 0 <b>D</b> 916  | A-D control register                                                           |                  | 00F916       | Timer 34 mode register           |          |
| 00DA16          | A-D conversion register                                                        |                  | 00FA16       | Timer mode register 2            |          |
| 00DB16          |                                                                                |                  | 00FB16       | CPU mode register                |          |
| 0DC16           | Serial I/O mode register                                                       |                  | 00FC16       | Interrupt request register 1     |          |
| 00DD16          | Serial I/O register                                                            |                  | 00FD16       | Interrupt request register 2     |          |
| 00DE16          | Serial I/O counter Byte counter                                                | 5                | 00FE16       | Interrupt control register 1     |          |
| 00DF16          |                                                                                |                  | 00FF16       | Interrupt control register 2     |          |
|                 | Notes 1: In the 7477/7478 group, this re<br>2: In the 7470/7477 group, this re |                  | ocated.      |                                  |          |
|                 | 3: This address is allocated P1-P4                                             | 1 pull-up cont   | rol register | for the 7470/7477 group.         |          |
|                 | 4: In the 7477/7478 group, this re                                             | gister is not lo | ocated.      |                                  |          |
|                 | 5: In the 7470/7471 group, this re-                                            | gister is not lo | ocated.      |                                  |          |
|                 |                                                                                |                  |              |                                  |          |
|                 |                                                                                |                  |              |                                  |          |
|                 |                                                                                |                  |              |                                  |          |

Fig. 1.9 giste (3 J y

# **1.9 Memory allocation**



Fig. 1.9.4 Interrupt vector memory map

1.10 I/O pins

# 1.10 I/O pins

The 7470/7471/7477/7478 group is provided with the following I/O pins.

- I/O port (P0 to P5)
- Reset input (RESET)
- Clock input/output (XIN, XOUT, XCIN, XCOUT)
- A-D convesion reference voltage input (VREF)
- Power supply voltage input (Vcc, Vss, AVss)

Notes 1: The 7470/7477 group is not provided with port P5 and pins XCIN and XCOUT.

2: The AVss pin is dedicated to the 56P6N-A package product.

For an outline of each pin, refer to "1.5 Pin description."

### 1.10.1. I/O port

## (1) I/O port writing and reading

## 2 The input-only pin and the programmable I/O port set as input port

The values (pin states) which input to the input-only pin and to the programmable I/O port set as input port can be read in by reading the Port register corresponding to each port. When data is written into the Port register corresponding to each port, it can be only written in the Port register and has no effect on the pin state.

### 2 The programmable I/O port set as an output port

The value written into the Port register corresponding to the programmable I/O port set as an output port is output to the outside by way of a transistor.

When the Port register corresponding to each port has been read, each pin state is not read in but the value written into the Port register is read. Accordingly, if the output "H" voltage has been reduced or the output "L" voltage has been increased by an external load, the previous output value can be correctly read.

Figure 1.10.1 shows the I/O port writing and reading and Table 1.10.1 shows the port register address allocation.

# 1.10 I/O pins



Fig. 1.10.1 I/O port writing and reading

| 3 |
|---|
|   |
|   |
|   |
|   |

### Table 1.10.1 Port register address allocation

| Address |
|---------|
| 00C016  |
| 00C216  |
| 00C416  |
| 00C616  |
| 00C816  |
| 00CA16  |
|         |

Note: The 7470/7477 group is not provided with P5.

1.10 I/O pins

#### (2) Input/output selection of the programmable I/O ports

An input/output selection of the programmable I/O ports is made by the Port direction register corresponding to each port.

Figure 1.10.2 shows a structure of Port Pi (i = 0, 1, 2, 4) direction register.

Note: Each direction register is initialized into "0016" at reset, so that the I/O ports are put into an input state.



Fig. 1.10.2 Structure of Port Pi direction register (i=0, 1, 2, 4)

# 1.10 I/O pins

## (3) Pull-up control

When input has been selected by the Port direction register, pull-up control can be exerted in bit units shown in Table 1.10.1 by the Port P0 pull-up control register (address 00D016) or the Port P1–P5 pull-up control register\* (address 00D116). At this time, control is exerted by turning on and off the pull-up transistor.

\*: The Port P1-P4 pull-up control register is arranged in the 7470/7477 group.

**Note:** Ports other than P0 cannot be controlled in one-bit units. For example, when P10 is pulled up at P1 (pull-up control in units of 4 bits), P11 to P13 are also pulled up.

Figure 1.10.3 shows a structure of Port P0 pull-up control register, and Figure 1.10.4 shows a structure of Port P1–P5 pull-up control register.



Fig. 1.10.3 Structure of Port P0 pull-up control register



Fig. 1.10.4 Structure of Ports P1 to P5 pull-up control register

# 1.10 I/O pins

## 1.10.2 Port block diagram

Figure 1.10.5 to Figure 1.10.9 show the block diagram of I/O ports.



Fig. 1.10.5 Block diagram of Ports P0, P10 to P13



Fig. 1.10.6 Block diagram of Ports P14 to P17 (7470/7471 group)



Fig. 1.10.7 Block diagram of Ports P14 to P17 (7477/7478 group)





Fig. 1.10.9 Block diagram of Port P5

### 1.10.3 Notes on use

When using I/O ports, note the following.

#### (1) Modify of the content of I/O port latch

When the content of the port latch of an I/O port is modified with the bit managing instruction\*, the value of the unspecified bit may be changed.

#### Reason

The bit managing instruction is read-modify-write instruction for reading and writing data by a byte unit. Accordingly, when this instruction is executed on one bit of the port latch of an I/O port, the following is executed to all bits of the port latch.

- As for a bit which is set as an input port: The pin state is read in the CPU, and is written to this bit after bit managing.
- As for a bit which is set as an output port: The bit value is read in the CPU, and is written to this bit after bit managing.

#### Make sure the following:

- Even when a port which is set as an output port is changed for an input port, its port latch holds the output data.
- Even when a bit of a port latch which is set as an input port is not specified with a bit managing instruction, its value may be changed in case where content of the pin differs from a content of the port latch.
  - \* bit managing instructions: SEB and CLB instruction

#### (2) Pull-up control

To pull-up ports by software, note the following.

- When P1 is used in the serial I/O mode, the pull-up settings corresponding to P14 to P17 are invalidated (pull-up is impossible).
  - Refer to the port block diagram for details.
- When a port is set in the output mode, the pull-up setting corresponding to the port is invalidated (pull-up is impossible).
- Ports other than P0 cannot be controlled in one-bit units. For example, when P10 is pulled up at P1 (pull-up control in units of 4 bits), P11 to P13 are also pulled up.

# 1.10 I/O pins

### (3) Fix of a port input level in stand-by state

Fix input levels of an input and an I/O port for getting effect of low-power dissipation in stand-by state\*, especially for the I/O ports of the N-channel open-drain.

Pull-up (connect the port to Vcc) or pull-down (connect the port to Vss) these ports through a resistor.

When determining a resistance value, make sure the following:

• External circuit

- Variation of output levels during the ordinary operation
- \*: "Stand-by state": The stop mode by execution of the STP instruction or the wait mode by execution of the WIT instruction:

### Reason

Even when setting as an output port with its direction register, in the following state:

• N-channel ...... when the content of the port latch is "1"

the transistor becomes the OFF state, which causes the ports to be the high-impedance state. Make sure that the level becomes "undefined" depending on external circuits.

Accordingly, the potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of an input and an I/O port are "undefined." This may cause power source current.

1.10 I/O pins

### (4) Termination of unused pins

Table 1.10.2 shows a termination of unused pins.

| Table | 1.10.2 | Termination | of | unused | pins |
|-------|--------|-------------|----|--------|------|
|-------|--------|-------------|----|--------|------|

|                                        | Terminations  |                          |                       |               |               |  |  |  |
|----------------------------------------|---------------|--------------------------|-----------------------|---------------|---------------|--|--|--|
| Port                                   | Open          | Pull-up (connect to VCC) | Pull down (connect to | Connect       | Connect       |  |  |  |
| FOIT                                   | (Note 1)      | ports through a resistor | Vss) ports through a  | to            | to            |  |  |  |
|                                        |               | (Note 2)                 | resistor (Note 2)     | Vcc           | Vss           |  |  |  |
| P0<br>P10 to P13                       |               |                          |                       |               |               |  |  |  |
| P15, P17<br>P2 (7470/7471 group)<br>P4 | 1             | (Note 4)                 | (Note 5)              | ×             | ×             |  |  |  |
| P14, P16                               | ,<br>(Note 3) | ,<br>(Note 4)            | ,<br>(Note 5)         | ×             | ×             |  |  |  |
| P2 (7477/7478 group)                   | ×             | ,<br>(Note 6)            | ,<br>(Note 6)         | ,<br>(Note 6) | ,<br>(Note 6) |  |  |  |
| P30 to P33                             | ×             | ,<br>(Note 6)            | (Note 6)              | ,<br>(Note 6) | ,<br>(Note 6) |  |  |  |
| P5                                     |               |                          |                       | ×             | X             |  |  |  |
| (Note 7)                               | 1             | i                        | (Note 8)              | ×             | ×             |  |  |  |
| VREF                                   | ×             | ×                        | ×                     | ı             | ×             |  |  |  |
| AVss                                   | ×             | ×                        | ×                     | ×             | ı             |  |  |  |

**Notes 1:** A pin that can be opened at the unused time has a circuit that does not allow a current to flow into itself unless any read signal is internally input even if a medium-level input is applied at the open state.

- 2: For programmable I/O ports, do not connect two or more ports together through a resistor to Vcc or Vss.
- 3: Note the following when setting them to the output mode and making the pins open.
  - The ports function as input ports in the period from reset release till switching the ports to the output mode by software. Accordingly, the power source current may be increased depending on the input levels of the pins.
  - If the Port direction register has been changed into the input mode by runaway or noise, re-set the Port direction register to the output mode periodically by software.
- **4:** To pull up a pin, set the Port direction register and the Port latch so that this pin may be into the input mode or "H" output state.
- **5:** To pull down a pin, set the Port direction register, the Port pull-up control register and the Port latch so that this pin may be put in the no pull-up transistor state in the input mode or in the "L" output state.
- **6**: These pins are connect to the VCC or Vss without a resistor when the wiring is the shortest. However, they are connect to the VCC or Vss through a resistor. In addition, the P33 pin of the built-in programmable ROM version is used in common with the VPP pin, insert a resistor of about 5 k $\Omega$  in series and connect by the shortest wiring.
- 7: When using neither the P50 pin nor the P51 pin (used in common with the XCIN and XCOUT pin), set bit 4 of the CPU mode register to "0" (P50 and P51 functions).
- 8: To pull down a pin, set the port pull-up control register so that a pull-up transistor will not be provided for this pin.

# 1.11 Interrupts

# 1.11 Interrupts

Interrupts are used in the following cases.

- When it is requested to execute higher-priority processing than the processing routine being executed.
- When it is necessary to observe any timing for processing.

The 7470/7471 group can generate interrupts from 12 sources and the 7477/7478 group can generate interrupts from 13 sources.

### 1.11.1 Description of interrupt source

### **2** Priority of interrupt

The interrupts are vector interrupts with a fixed priority sequence. When two or more interrupt requests occur at the same sampling time, they are accepted starting with the highest-priority interrupt. This priority is determined by hardware. However, a variety of priority processing can be executed by software when the interrupt control flags (interrupt enable bit and interrupt disable flag) are used.

### **2** Acceptance of interrupt

The corresponding interrupt request bit is set to "1" upon occurrence of an interrupt. When the following conditions are satisfied in this state, this interrupt is accepted.

### For the details, refer to "1.11.3 Interrupt control."

- 1 When the interrupt disable flag is cleared to "0" (interrupt enable state)
- 2 When the interrupt enable bit is set to "1" (interrupt enable state)

Table 1.11.1 shows an interrupt priority, interrupt sources and vector addresses.

| Driarity | Interrup                            | t source                      | Vector          | address                          | Remark                                                           |
|----------|-------------------------------------|-------------------------------|-----------------|----------------------------------|------------------------------------------------------------------|
| Priority | 7470/7471 group                     | 7477/7478 group               | High            | Lower                            | Remark                                                           |
| 1        | Reset (Note)                        |                               | FFFF16          | FFFE16                           | Non-maskable                                                     |
| 2        | INT <sub>0</sub> interrupt          |                               | FFFD16          | FFFC16                           | Polarity programmable                                            |
| 3        | INT1 interrupt or key-on            | wake up interrupt             | FFFB16          | FFFA16                           | INT1: polarity programmable                                      |
| 4        | CNTR <sub>0</sub> interrupt or      | CNTR1 interrupt               | FFF916          | FFF816                           | Polarity programmable                                            |
| 5        | Timer 1 interrupt                   |                               | FFF716          | FFF616                           |                                                                  |
| 6        | Timer 2 interrupt                   |                               | FFF516          | FFF416                           |                                                                  |
| 7        | Timer 3 interrupt                   | FFF316                        | FFF216          |                                  |                                                                  |
| 8        | 8 Timer 4 interrupt                 |                               | FFF116          | FFF016                           |                                                                  |
| 9        | Serial I/O interrupt                | Serial I/O receive interrupt  | FFEF16          | FFEE16                           |                                                                  |
| 10       | A-D conversion completion interrupt | Serial I/O transmit interrupt | FFED16          | FFEC16                           |                                                                  |
| 11       | BRK instruction interrupt           | A-D conversion                |                 | PRK instruction interrupt is non |                                                                  |
|          |                                     | completion interrupt          | Therrupt FFEB16 | FFEA16                           | BRK instruction interrupt is non-<br>maskable software interrupt |
| 12       |                                     | BRK instruction interrupt     | FFE916          | FFE816                           | maskable soliware interrupt                                      |

### Table 1.11.1 Interrupt sources and priority

Note: A reset operation is performed in the same way as an interrupt, so it is described in the table.

1.11 Interrupts

### (1) INT interrupt

When detecting a rising edge or a falling edge of each INT pin (INT0, INT1), the microcomputer generates an INT interrupt request. These polarity is selected by the edge polarity selection register (EG: Address 00D416).

#### 2 P30, P31 pins

The INT<sub>0</sub> and INT<sub>1</sub> pins are used in common with the P<sub>30</sub> and P<sub>31</sub> pins and always detect the levels of P<sub>30</sub> and P<sub>31</sub>.

### **2** In the stop mode/wait mode

When bit 5 of the Edge polarity selection register is "0," a restoration can be attained by the INT interrupt from the stop mode/wait mode state provided by the STP/WIT instruction. For the details, refer to "1.17 Low-power dissipation function."

#### 2 After reset

At reset release, the Edge polarity selection register is cleared to "0016," so the INT0 and INT1 interrupts generate the interrupt request by detecting a falling edge. At reset release, however, the Interrupt control register is put into the interrupt disable state, so any interrupt is not accepted.

**Note:** The INT<sub>0</sub> and INT<sub>1</sub> pins are used in common with input port P<sub>30</sub> and P<sub>31</sub>, however, there is no register for switching between the INT pins and the ports, so the active edges of P<sub>30</sub> and P<sub>31</sub> are always detected. When these pins are used as ports, put the corresponding INT interrupt into the disable state.

In the INT interrupt enable state, the INT interrupt is generated by a pin level change, thereby causing a program run away.

#### (2) Key-on wake up interrupt

When bit 5 of the Edge polarity selection register is "1," the key-on wake up interrupt request is generated by applying the "L" level to any pin of P0 being an input port in the stop mode/wait mode provided by the STP/WIT instruction, so that a recovery can be attained from the stop mode/wait mode.

#### 2 After reset

At reset release, bit 5 of the Edge polarity selection register is cleared to "0" so that the key-on wake up interrupt request does not occur in the stop mode/wait mode.

Notes 1: In modes other than the stop mode/wait mode, the key-on wake up interrupt is disabled.

2: To select the stop mode/wait mode by the STP/WIT instruction when the interrupt disable flag is cleared to "0" and bit 5 of the Edge polarity selection register is set to "1," set every input to P0 to "H."

## 1.11 Interrupts

Figure 1.11.1 shows a block diagram of interrupt input and key-on wake up circuit.



Fig. 1.11.1 Block diagram of interrupt input and key-on wake up circuit

## 1.11 Interrupts

### (3) CNTR interrupt

When detecting a rising edge or a falling edge of each CNTR pin (CNTR<sub>0</sub>, CNTR<sub>1</sub>), the microcomputer generates an CNTR interrupt. For selecting the active edge of interrupt and the CNTR<sub>0</sub>/CNTR<sub>1</sub> pin, the Edge polarity selection register (EG) is used.

### 2 After reset

At reset release, the Edge polarity selection register is cleared to "0016," so the CNTR0 interrupts generate the interrupt request by detecting a falling edge. At reset release, however, the Interrupt control register is put into the interrupt disable state, so any interrupt is not accepted.

**Note:** The CNTR<sub>0</sub> and CNTR<sub>1</sub> pins are used in common with input port P3<sub>2</sub> and P3<sub>3</sub>, however there is no register for switching between the CNTR pins and the ports, so the active edges of P3<sub>2</sub> and P3<sub>3</sub> are always detected. When these pins are used as ports, put the corresponding CNTR interrupt into the disable state. In the CNTR interrupt enable state, the CNTR interrupt is generated by a pin level change, thereby causing a program run away.

#### (4) Timer interrupt

The microcomputer generates the interrupt request at the rise of the next count source after the respective timer overflows.

For the details of the timer interrupt, refer to "1.12 Timers."

#### (5) Serial I/O interrupt

There is a difference in the serial I/O interrupt between the 7470/7471 group and the 7477/7478 group.

#### **2** Serial I/O interrupt of 7470/7471 group

An interrupt request is generated upon termination of the serial I/O transmit/receive.

#### **2** Serial I/O interrupt of 7477/7478 group

The serial I/O transmit interrupt and the serial I/O receive interrupt are available.

#### • Serial I/O transmit interrupt

For the Serial I/O transmit interrupt, interrupt request generation timing can be selected by bit 3 of the Serial I/O control register (SIOCON: Address 00E216) as shown below.

- 0: The data written in the Transmit buffer is transferred to the Transmit shift register, and when the Transmit buffer becomes empty, the interrupt request is generated.
- 1: The interrupt request is generated when a shift operation of the Transmit shift register terminates.
- **Note:** When the transmit enable bit is set to the enable state, the Transmit buffer becomes empty and the transmit shift terminates. Accordingly, the interrupt request can be generated by selecting one of these sources. To use the transmit interrupt, set the transmit enable bit to "1," clear the transmit interrupt request bit to "0," and then set the transmit interrupt enable bit to the enable state.

#### • Serial I/O receive interrupt

When all data has been put in the Receive shift register and the contents of the shift register have been transferred to the Receive buffer, the interrupt request is generated.

For the details of the serial I/O interrupt, refer to "1.13 Serial I/O."

#### (6) A-D conversion completion interrupt

As soon as A-D conversion terminates, the interrupt request is generated. For the details of the A-D conversion completion interrupt, refer to "1.14 A-D Converter."

#### (7) BRK instruction interrupt

This is the lowest-priority software interrupt without any corresponding interrupt enable flag, and not affected by the interrupt disable flag. (Non maskable)

For the details, refer to "SERIES 740 SOFTWARE USER'S MANUAL."

## 1.11 Interrupts

## 1.11.2 Operation description

### (1) Interrupt operation

After an interrupt is accepted, the contents of the register shown below are automatically pushed to the stack area in sequence in the order of 1, 2 and 3.

- 1 Program counter high-order (PCH)
- 2 Program counter low-order (PCL)
- 3 Processor status register (PS)

After the above register is pushed, a branch is made to the vector address of the accepted interrupt. When the RTI instruction is executed at the end of the interrupt processing routine, the contents of the above register which were pushed onto the stack area are popped to the respective registers in sequence in the order of 3, 2 and 1, and the processing precedent to the acceptance of the interrupt is restarted.

Figure 1.11.2 shows the interrupt operation.



## 1.11 Interrupts

### (2) Processing upon acceptance of interrupt

When an interrupt is accepted, the following operations are automatically performed.

- 1 The processing being executed is interrupted.
- 2 The contents of the Program counter and the Processor status register are pushed to the stack area.

Figure 1.11.3 shows a change of the contents of the Program counter and the Stack pointer upon acceptance of the interrupt.

- 3 The vector address (start address of the interrupt processing routine) stored in the vector area corresponding to the generated interrupt concurrently with pushing is set in the Program counter and the interrupt processing routine is executed.
- 4 After the interrupt processing routine is started, the corresponding interrupt request bit is automatically cleared to "0." The interrupt disable flag is set to "1," thereby disabling a multi-interrupt.

To execute the interrupt processing routine, it is necessary to set a vector address in the vector area corresponding to each interrupt beforehand.



Fig. 1.11.3 Changes of contents of Program counter and Stack pointer upon acceptance of interrupt

## 1.11 Interrupts

## (3) Timing after acceptance of interrupt

The interrupt processing routine starts with the machine cycle after termination of the instruction being executed.

Figure 1.11.4 shows a processing time up to the execution of the interrupt processing routine and Figure 1.11.5 shows a timing after acceptance of the interrupt.



Fig. 1.11.4 Processing time up to the execution of interrupt processing routine



Fig. 1.11.5 Timing after acceptance of interrupt

## 1.11 Interrupts

### 1.11.3 Interrupt control

Regarding interrupts other than the BRK instruction, the acceptance of them can be controlled by the interrupt request bit, the interrupt enable bit and the interrupt disable flag. This section describes interrupt control other than the BRK instruction.

Figure 1.11.6 shows a interrupt control diagram.



## Fig. 1.11.6 Interrupt control diagram

The interrupt request bit, the interrupt enable bit and the interrupt disable flag function independently and do not affect one another. An interrupt is accepted when all the following conditions are satisfied.

- Interrupt request bit ......"1"
- Interrupt enable bit ..... "1"

The priority is determined by hardware. However, a variety of priority processing can be executed by software when the above flag and bits are used.

Table 1.11.2 shows a interrupt control bits for individual interrupt sources.

| Table 1.11.2 Interrupt control bits for | r Individual Inte | errupt sources |                       |          |  |
|-----------------------------------------|-------------------|----------------|-----------------------|----------|--|
| Interrupt source                        | Interrupt r       | equest bits    | Interrupt enable bits |          |  |
| Interrupt source                        | Address           | Bits           | Address               | Bits     |  |
| Timer 1                                 | 00FC16            | b0             | 00FE16                | b0       |  |
| Timer 2                                 | 00FC16            | b1             | 00FE16                | b1       |  |
| Timer 3                                 | 00FC16            | b2             | 00FE16                | b2       |  |
| Timer 4                                 | 00FC16            | b3             | 00FE16                | b3       |  |
| Serial I/O (7470/7471 group)            | 00FC16            | b6 (Note 1)    | 00FE16                | b6 (Note |  |
| Serial I/O receive (7477/7478 group)    | 00FC16            | b5 (Note 2)    | 00FE16                | b5 (Note |  |
| Serial I/O transmit (7477/7478 group)   | 00FC16            | b6 (Note 2)    | 00FE16                | b6 (Note |  |
| A-D conversion                          | 00FC16            | b7             | 00FE16                | b7       |  |
| INT0                                    | 00FD16            | b0             | 00FF16                | b0       |  |
| INT1                                    | 00FD16            | b1             | 00FF16                | b1       |  |
|                                         |                   |                |                       |          |  |

00FD16

b2

## le 1 11 2 Interrunt control bits for individual interrunt sources

**Notes** 1: This bit is not provided in the 7477/7478 group.

CNTR0/CNTR1

2: This bit is not provided in the 7470/7471 group.

1) 2) 2)

b2

00FF16

# 1.11 Interrupts

## (1) Interrupt request bit

The interrupt request bits are assigned to each bit of the Interrupt request register 1(IR1: Address 00FC16) and the Interrupt request register 2(IR2: Address 00FD16).

If an interrupt request occurs, the corresponding interrupt request bit is set to "1."

The interrupt request bit is held in the "1" state until the interrupt is accepted. After it is accepted, this bit is automatically cleared to "0."

The interrupt request bit can be cleared to "0" by software but cannot be set to "1" by software.

### (2) Interrupt enable bit

The interrupt enable bits are assigned to each bit of the Interrupt control register 1 (IE1: Address 00FE16) and the Interrupt control register 2 (IE2: Address 00FF16).

The interrupt enable bit controls the acceptance of the corresponding interrupt. When the interrupt enable bit is "0," the acceptance of the corresponding interrupt is disabled. If an interrupt request occurs when this bit is "0," the corresponding interrupt request bit is set to "1," but this interrupt is not accepted. In this case, the interrupt request bit is cleared to "0" by software or remains in the "1" state until the interrupt enable bit is set to "1."

When an interrupt enable bit is "1," the corresponding interrupt is enabled. If an interrupt request occurs when this bit is "1," this interrupt is accepted. (However, the interrupt disable flag that will be described later must be "0.") The interrupt enable bit can be cleared to "0" or set to "1" by software.

### (3) Interrupt disable flag

The interrupt disable flag controls the acceptance of the interrupt, and is assigned to bit 2 of the Processor status register (PS).

When this flag is "1," the interrupt disable state is provided. When this flag is "0," the acceptance of interrupt is enable state.

This flag is set to "1" by the SEI instruction and cleared to "0" by the CLI instruction.

This flag is set to "1" (interrupt disable state) automatically after the interrupt processing routine. To use a multi-interrupt, set this flag to "0" by using the CLI instruction in the interrupt processing routine.

## 2 Interrupt setting

Set an interrupt according to the procedure shown below.

- 1 The interrupt disable flag is set to "1."
- 2 The interrupt enable bit is cleared to "0."
- 3 For the INT interrupt or the CNTR interrupt, set the active edge in the Edge polarity selection register.

Select one of the above interrupts in bit 4 of the Edge polarity selection register because the CNTR0 interrupt and the CNTR1 interrupt can not be used simultaneously. ( 0: CNTR0, 1: CNTR1)

- 4 The request bit of interrupt used is cleared to "0." (Refer to "Table 1.11.2.")
- 5 The enable bit of interrupt used is set to "1." (Refer to "Table 1.11.2.")
- 6 The interrupt disable flag is cleared to "0."

### 1.11.4 Notes on use

- (1) When using P30 to P33 as input ports, put the corresponding INT interrupt or the CNTR interrupt into a disable state.
- (2) Set the interrupt request bit and the interrupt enable bit for preparations for an interrupt in the following order.
  - 1 Clear the interrupt request bit to "0." (No interrupt request)
  - 2 Set the interrupt enable bit to "1." (Interrupt enabled)

When using the INT interrupt or the CNTR interrupt, first set the interrupt detection edge and then set the above items 1 and 2. (Refer to (4) that will be described later.)

- (3) An interrupt request bit can be cleared to "0" by software, but is still remained at the value precedent to a change immediately after execution of the clear instruction. For this reason, when executing the BBC or BBS instruction after changing an interrupt request bit, first execute the interrupt request bit change instruction and then execute the BBC or BBS instruction after one instruction or more.
- (4) When the detection edge of the INT interrupt or that of the CNTR interrupt is switched, the corresponding interrupt request bit may be set to "1." Accordingly, perform setting referring to the register setting example shown in Figure 1.11.7.



Fig. 1.11.7 Example of register setting

- (5) Whether an interrupt is caused by the BRK instruction or not can be judged by the contents of the break flag of the Processor status register pushed on the stack area.
  - Break flag = "1": An interrupt has been caused by the BRK instruction
  - Break flag = "0" : In case of the other interrupts

Note: Make this judgment in the interrupt processing routine.

- (6) When an INT interrupt request is generated by executing the STP/WIT instruction in one of the following states, the stop mode/wait mode is released.
  - When the active edge of the INT interrupt is a rising edge and the INT pin input level is "H"
  - When the active edge of the INT interrupt is a falling edge and the INT pin input level is "L"

Accordingly, when executing the STP/WIT instruction, it is necessary to consider the input level of the INT pin and the polarity of the INT edge. Examples of countermeasures for it are shown below.

- 1. An example of a countermeasure for the case where the stop mode/wait mode is released at the rising edge of the INT pin input level
  - Point: To release the stop mode/wait mode normally, perform mode release processing in the INT interrupt processing routine only when the STP/WIT instruction was executed at the "L" INT pin input level.

# 1.11 Interrupts

### < Main routine >

In the main routine, set the INT edge polarity according to the INT pin input level just precedent to execution of the STP/WIT instruction.

- 1 INT interrupt disable
- 2 Select the falling edge when the INT pin input level is "H."
  - Select the rising edge when the INT pin input level is "L."
- 3 Clear the INT interrupt request bit to "0" and enable an INT interrupt after one instruction or more.
- 4 Clear the interrupt disable flag to "0."
- 5 Execute the STP/WIT instruction

### < INT interrupt processing routine >

In the INT interrupt processing routine, change the active edge of the INT interrupt without performing release processing and proceed to the stop mode/wait mode in the case where the stop mode/wait mode is released by detecting a falling edge.

- When the INT pin input level is "H" (when a rising edge is detected) Processing for releasing the stop mode/wait mode
- When the INT pin input level is "L" (when a falling edge is detected)
  - [1] Select the rising edge
  - [2] Clear the INT interrupt request bit to "0"
  - [3] Pop from stack
  - [4] Perform 4 and 5 processing of the main routine.
- 2. An example of a countermeasure for the case where the stop mode/wait mode is released at the rising edge of the INT<sub>0</sub> pin input level or the falling edge of the INT<sub>1</sub> pin input level after the same signal is input to the INT<sub>0</sub> pin and the INT<sub>1</sub> pin.
  - Point: Select the INT interrupt, by the main routine, that becomes a source of release of the stop mode/wait mode according to the INT pin input level just precedent to execution of the STP/WIT instruction.

### < Main routine >

- 1 INTo and INT1 interrupt disable
- 2 Select the rising edge for the active edge of the INT0 interrupt. Select the falling edge for the active edge of the INT1 interrupt.
- 3 When the INT pin input level is "H" Clear the INT1 interrupt request bit to "0" and enable the INT1 interrupt after one instruction or more.
  - When the INT pin input level is "L" Clear the INTo interrupt request bit to "0" and enable the INTo interrupt after one instruction or more.
- 4 Clear the interrupt disable flag to "0."
- 5 Execute the STP/WIT instruction.
- (7) In ordinary operation, if the pulse width of the INT input signal is 2 internal clocks  $\phi$  (f(XIN)/2) or more by the built-in noise elimination circuit, it is accepted as an interrupt input. Input the INT input signal with a pulse width of 100 ns or more in the stop mode and the wait mode.
  - **Reference:** As a hardware-level means to prevent incorrect interrupt processing due to noise, a noise elimination circuit is incorporated in the INTo and INT1 pins so that no interrupt can be generated by an "H" pulse (when the rising edge is selected) or an "L" pulse (when a falling edge is selected) of one machine cycle or less in modes other than the stop mode and the wait mode. As a software-level means, the levels of the INTo and INT1 pins are judged at the beginning of the interrupt processing routine.

1.11 Interrupts

## 1.11.5 Related registers

## (1) Edge polarity selection register (EG: Address 00D416)

The Edge polarity selection register selects an active edge of each INT interrupt and selects a source of interrupt.

Figure 1.11.8 shows a structure of Edge polarity selection register.

| Edge polarity selection               | 1    |                                                                       | egister (EG) [Address_00[                                              | D416]    |            |
|---------------------------------------|------|-----------------------------------------------------------------------|------------------------------------------------------------------------|----------|------------|
|                                       | в    | Name                                                                  | Function                                                               | At reset | RW         |
|                                       | 0    | INT <sub>0</sub> edge selection bit                                   | 0 : Falling edge<br>1 : Rising edge                                    | 0        | 00         |
|                                       | 1    | INT1 edge selection<br>bit                                            | 0 : Falling edge<br>1 : Rising edge                                    | 0        | 00         |
| · · · · · · · · · · · · · · · · · · · | 2    | CNTR0 edge<br>selection bit                                           | 0 : Falling edge<br>1 : Rising edge                                    | 0        | 00         |
|                                       | 3    | CNTR1 edge selection bit                                              | 0 : Falling edge<br>1 : Rising edge                                    | 0        | 0 0        |
|                                       | 4    | CNTR0/CNTR1<br>interrupt selection bit                                | 0 : CNTR0<br>1 : CNTR1                                                 | 0        | 0 0        |
|                                       | 5    | INT1 source selection<br>bit (at STP or WIT<br>instruction execution) | 0 : P31/INT1<br>1 : P00 to P07 "L" level input<br>(for key-on wake-up) | 0        | 00         |
|                                       | 6, 7 | Nothing is allocated for write disabled bits and                      | r these bits. These are are undefined at reading.                      | ?        | ? <b>x</b> |

Fig. 1.11.8 Structure of Edge polarity selection register

## 1.11 Interrupts

### (2) Interrupt request register 1 (IR1: Address 00FC16) Interrupt request register 2 (IR2: Address 00FD16)

The Interrupt request register 1 and the Interrupt request register 2 consist of bits that indicate whether an interrupt request exists or not.

Figure 1.11.9 shows a structure of the Interrupt request register 1 and Figure 1.11.10 shows a structure of the Interrupt request register 2.



Fig. 1.11.9 Structure of Interrupt request register 1



1.11 Interrupts

## (3) Interrupt control register 1 (IE1: Address 00FE16) Interrupt control register 2 (IE2: Address 00FF16)

The Interrupt control register 1 and the Interrupt control register 2 control the acceptance of interrupt by source.

Figure 1.11.11 shows a structure of the Interrupt control register 1 and Figure 1.11.12 shows a structure of an Interrupt control register 2.





Fig. 1.11.12 Structure of Interrupt control register 2

# 1.12 Timers

# 1.12 Timers

The 7470/7471/7477/7478 group has four 8-bit timers (Timer 1, Timer 2, Timer 3 and Timer 4) with an 8bit timer latch. The division ratio of the timer is 1/(n+1) when the contents of the timer latch are n (n:0 to 255).

For the timer, the following modes can be selected by software setting.

- Timer mode
- Event counter mode
- Pulse output mode
- External pulse width measurement mode
- PWM mode

Table 1.12.1 shows the modes of each timer and Figure 1.12.1 shows a timer block diagram.

| Mode<br>Timer | Timer mode | Event<br>counter mode | Pulse<br>output mode | External pulse width measurement mode | PWM mode |
|---------------|------------|-----------------------|----------------------|---------------------------------------|----------|
| Timer 1       | 0          | 0                     | 0 🧷                  | ×                                     | X        |
| Timer 2       | 0          | ×                     | ×                    | ×                                     | ×        |
| Timer 3       | 0          | 0                     | ×                    | ×                                     | 0        |
| Timer 4       | 0          | 0                     | 0                    | 0                                     | 0        |
|               |            | an                    |                      |                                       |          |

### Table 1.12.1 Modes of each timer

1.12 Timers



Fig. 1.12.1 Timer block diagram

## 1.12 Timers

### 1.12.1 Operation description

In a write operation, the timer latch is specified at the same time when the timer is specified. If the timer is set to n16, the timer latch is also set to n16 (n: 0016 to FF16). After the timer starts to count,

- 1 the timer value is counted down as  $n_{16} \rightarrow (n-1)_{16} \rightarrow (n-2)_{16} \rightarrow ... \rightarrow 1_{16} \rightarrow 0_{16} \rightarrow FF_{16}$  at each rise of the count source.
- 2 At the next rise of the count source after "FF16,"
  - (n-1)16 resulting from decrementing 1 from the timer latch value is set (reloaded) in the timer and then the timer continues to count.
  - When an overflow occurs, the interrupt request bit is set to "1."
- Note: When the interrupt is accepted, the interrupt request bit changes from "1" to "0." It can be clearned to "0" but cannot be set to "1" by software.

Figure 1.12.2 shows a timer count timing.



Fig. 1.12.2 Timer count timing

1.12 Timers

#### 1.12.2 Description of modes

#### (1) Timer mode

The operations of the timer modes are as explained below.

1 Start of count operation

When the count stop bit is cleared to "0," a count operation starts. When there is a count source input, the contents of the timer are decremented by 1.

Note: Because the count stop bit is "0" immediately after reset release, the count operation is automatically started after reset release.

2 Reload operation

When the timer overflows, the value resulting from decrementing 1 from the contents of the timer latch is transferred (reloaded) to the timer.

- 3 Interrupt operation
  - **2** Timer interrupt

When the timer overflows, an interrupt request occurs, so that the interrupt request bit is set to "1." The acceptance of interrupt is controlled by the interrupt enable bit of each timer.

4 Stop of count operation

When the counter stop bit is set to "1" by software, the count operation stops. (The count operation continues until the count stop bit is set to "1.")

Figure 1.12.3 shows an example of timer mode operation.

## 1.12 Timers



Fig. 1.12.3 Example of timer mode operation

1.12 Timers

## [Setting method]

1 Set a value to be used according to the count source setting for timers. The count operation of the timer is stopped. Refer to "Table 1.12.2 Setting for count stop."

| Setting item | Timer 12 m             | ode register | Timer 34 mode register |    |  |
|--------------|------------------------|--------------|------------------------|----|--|
|              | (T12M: Address 00F816) |              | (T34M: Address 00F916) |    |  |
| Timer        | b4                     | b0           | b3                     | b0 |  |
| Timer 1      | -                      | 1            |                        |    |  |
| Timer 2      | 1                      | -            | _                      | _  |  |
| Timer 3      |                        |              | _                      | 1  |  |
| Timer 4      | —                      | _            | 1                      | _  |  |

### Table 1.12.2 Setting for count stop

2 Count source selecting

Select a count source according to the count source setting for timers shown in Table 1.12.3 to Table 1.12.6. Note that selectable count sources are different among timers.

Because the 7470/7477 group is not provided with an XCIN pin, do not select f(XCIN) as a count source.

### Table 1.12.3 Setting for timer 1 count source

| Setting item              | CPU mode register    | Timer 12 mode register |    |  |
|---------------------------|----------------------|------------------------|----|--|
| Count source              | (CM: Address 00FB16) | (T12M: Address 00F816) |    |  |
| to be selected            | b7                   | b2                     | b1 |  |
| f(XIN)/16                 | 0                    | 0                      |    |  |
| f(XCIN)                   | – (Note)             | 1                      | 0  |  |
| f(XCIN)/16                | 1                    | 0                      |    |  |
| External clock input from |                      |                        | 1  |  |
| CNTR <sub>0</sub> pin.    |                      | -                      | I  |  |

**Note:** When f(XCIN) is selected as a timer count source, f(XIN) or f(XCIN) can be selected as a system clock.

#### Table 1.12.4 Setting for timer 2 count source

| Setting item            | CPU mode register    | Timer | 12 mode re             | gister |  |
|-------------------------|----------------------|-------|------------------------|--------|--|
| Count source            | (CM: Address 00FB16) | (T12N | (T12M: Address 00F816) |        |  |
| to be selected          | b7                   | b7    | b6                     | b5     |  |
| f(XIN)/16               |                      | 0     | 0                      |        |  |
| f(XIN)/64               | 0                    | 0     | 1                      |        |  |
| f(XIN)/128              | 0                    | 1     | 0                      |        |  |
| f(XIN)/256              |                      | 1     | 1                      | 0      |  |
| f(XCIN)/16              |                      | 0     | 0                      | 0      |  |
| f(XCIN)/64              | 1                    | 0     | 1                      |        |  |
| f(XCIN)/128             | I                    | 1     | 0                      |        |  |
| f(XCIN)/256             |                      | 1     | 1                      |        |  |
| Timer 1 overflow signal | —                    | _     | —                      | 1      |  |

## 1.12 Timers

| Table 1.12.5 Setting for Ti | mer 3 count source                |                                    |            |              |
|-----------------------------|-----------------------------------|------------------------------------|------------|--------------|
| Setting item                | CPU mode register                 | Timer mode register 2              | Timer 34 m | ode register |
| Count source                | (CM: Address 00FB <sub>16</sub> ) | (TM2: Address 00FA <sub>16</sub> ) | (T34M: Add | ress 00F916) |
| to be selected              | b7                                | b6                                 | b2         | b1           |
| f(XIN)/16                   | 0                                 |                                    | 0          | 0            |
| f(XCIN)                     | – (Note)                          | _                                  | 0          | ¦ 1          |
| f(XCIN)/16                  | 1                                 |                                    | 0          | 0            |
| Timer 1 overflow signal     |                                   | 0                                  | 1          | · •          |
| Timer 2 overflow signal     | —                                 | 1                                  |            | 0            |
| External clock input from   |                                   |                                    | 1          | ,<br>' 1     |
| CNTR1 pin                   | —                                 | _                                  | I          |              |

**Note:** When f(XCIN) is selected as a timer count source, f(XIN) or f(XCIN) can be selected as a system clock.

## Table 1.12.6 Setting for Timer 4 count source

| Setting item              | CPU mode register                 | Timer mode register 2 | Timer 34 mode registe |         |         |
|---------------------------|-----------------------------------|-----------------------|-----------------------|---------|---------|
| Count source              | (CM: Address 00FB <sub>16</sub> ) | (TM2: Address 00FA16) | (T34M:                | Address | 00F916) |
| to be selected            | b7                                | b6                    | b6                    | b5      | b4      |
| f(XIN)/16                 | 0                                 |                       |                       | 0       | 1       |
| f(XCIN)/16                | 1                                 |                       |                       |         | I       |
| Timer 1 overflow signal   |                                   | 0                     |                       | 1 !     | 0       |
| Timer 2 overflow signal   |                                   | 1                     | 0                     | (Note)  | (Note)  |
| Timer 3 overflow signal   | -                                 |                       |                       | 0       | 0       |
| External clock input from |                                   | -                     |                       | 1       | 1       |
| CNTR1 pin                 |                                   |                       |                       |         | I       |

**Note:** If the Timer 1 overflow signal is selected as a Timer 2 count source at [b5,b4] = [1,0], the Timer 4 count source becomes the Timer 1 overflow signal regardless of bit 6 of Timer mode register 2.

3 Set a count value in the timer. Refer to "Table 1.12.7 Address allocation for timer."

### Table 1.12.7 Address allocation of timer

| Timer       | Address |
|-------------|---------|
| Timer 1(T1) | 00F016  |
| Timer 2(T2) | 00F116  |
| Timer 3(T3) | 00F216  |
| Timer 4(T4) | 00F316  |

4 When a value is set according to the count start setting shown in Table 1.12.8, the timer starts to count.

## Table 1.12.8 Count start setting

| Setting item |            | ode register | Timer 34 mode register              |    |  |
|--------------|------------|--------------|-------------------------------------|----|--|
|              | (T12M: Add | ress 00F816) | (T34M: Address 00F9 <sub>16</sub> ) |    |  |
| Timer        | b4         | b0           | b3                                  | b0 |  |
| Timer 1      | —          | 0            |                                     |    |  |
| Timer 2      | 0          | _            | _                                   | _  |  |
| Timer 3      |            |              | _                                   | 0  |  |
| Timer 4      | _          | _            | 0                                   | _  |  |

1.12 Timers

### (2) Event counter mode

In the event counter mode, the same operations as those in the timer mode are performed, with the exception that the signal input from the CNTR<sub>0</sub> pin becomes a count source of Timer 1 and the signal input from the CNTR<sub>1</sub> pin becomes a count source of Timer 3 and Timer 4. The operation in the event counter mode are described below.

1 Start of count operation

After the count stop bit is cleared to "0," a count operation starts. Each time a count source is input, the contents of the timer are decremented by 1.

For the active edge of count source, a rise or a fall can be selected by the edge polarity selection register (address 00D416).

- **Note:** Because the count stop bit is "0" immediately after reset release, the count operation is automatically started after reset release but the count source is not a CNTR pin input (operates as the timer mode).
- 2 Reload operation

When the timer overflows, the value resulting from decrementing 1 from the contents of the timer latch is transferred (reloaded) to the timer.

#### 3 Interrupt operation

**2**Timer interrupt

When the timer overflows, an interrupt request occurs, so that the interrupt request bit is set to "1." The acceptance of interrupt is controlled by the interrupt enable bit of each timer.

2 CNTR interrupt

An interrupt request is generated from the edge of the count source input from the CNTR<sub>0</sub> pin or the CNTR<sub>1</sub> pin, so that the interrupt request is set to "1." The acceptance of interrupt is controlled by the interrupt enable bit of each timer.

The edge polarity selection register selects an active edge of count source and a CNTR0/ CNTR1 interrupt.

4 Stop of count operation

When the counter stop bit is set to "1" by software, the count operation stops. (The count operation continues until "1" is set in the count stop bit.)

Figure 1.12.4 shows an example of event counter mode operation.

## 1.12 Timers



Fig. 1.12.4 Example of event counter mode operation

1.12 Timers

### [Setting method]

- 1 The count operation of a timer to be used is stopped. Refer to **"Table 1.12.2 Setting for count stop."**
- 2 Select a count source according to the event counter mode setting shown in Table1.12.9.
- 3 Set a count value in the timer. Refer to **"Table 1.12.7 Address allocation of timer."**
- 4 Start a count operation of timer to be used. Refer to **"Table 1.12.8 Count start setting."**

### Table. 1.12.9 Event counter mode setting

| Timer   | Count             | Edge polarity s | election register                   | ection register   Timer 12 mode register |    |                        | Timer 34 mode register |    |    |  |
|---------|-------------------|-----------------|-------------------------------------|------------------------------------------|----|------------------------|------------------------|----|----|--|
| to be   |                   | (EG: Addre      | (EG: Address 00D416) (T12M: Address |                                          |    | (T34M: Address 00F916) |                        |    |    |  |
| used    | source            | b3              | b2                                  | b1                                       | b6 | b5                     | b4                     | b2 | b1 |  |
| Timer 1 | CNTR <sub>0</sub> | _               | Select (Note)                       | 1                                        |    |                        | _                      | -  |    |  |
| Timer 3 | CNTR1             | Select          |                                     |                                          |    | _                      |                        | 1  | 1  |  |
| Timer 4 | CNTR1             | (Note)          | _                                   | -                                        | 0  | 1                      | ¦ 1                    | -  | -  |  |

Note: 0: The falling edge (An input, when it is inverted, becomes a count source).

1: The rising edge (An input itself becomes a count source).

### (3) Pulse output mode

The pulse output mode is a mode resulting from adding a pulse output operation to a timer mode operation. In this mode, a pulse whose polarity is inverted at each overflow is output from the To (Timer 1 overflow signal/2) pin and the T1 (Timer 4 overflow signal/2) pin. The operations in the pulse output mode are described below.

1 Start of count operation

After the count stop bit is set to "0," a count operation starts. Each time a count source is input, the contents of the timer are decremented by 1.

Note: Because the count stop bit is "0" immediately after reset release, the count operation is automatically started immediately after reset release but no pulse is output.

2 Reload operation

When the timer overflows, the value resulting from decrementing 1 from the contents of the timer latch is transferred (reloaded) to the timer.

#### 3 Pulse is output

- A pulse whose polarity is inverted at each overflow is output from the To pin and the T1 pin.
- "H" or "L" can be selected as a level for a start of pulse output by each division flip-flop.
- A pulse output is started from the moment when the To or T1 pin output is selected by the Timer 12 mode register or the Timer 34 mode register.
- 4 Interrupt operation
  - 2 Timer interrupt

When the timer overflows, an interrupt request occurs, so that the interrupt request bit is set. The acceptance of interrupt is controlled by the interrupt enable bit of each timer.

5 Stop of count operation

When "1" is set in the counter stop bit by software, the count operation stops. (The count operation continues until "1" is set in the count stop bit.)

Figure 1.12.5 shows a example of pulse output mode operation.

## 1.12 Timers



Fig. 1.12.5 Example of pulse output mode operation

1.12 Timers

### [Setting method]

- 1 The count operation of a timer to be used is stopped. Refer to **"Table 1.12.2 Setting for count stop."**
- 2 Set the pulse output mode according to the pulse output mode initial value setting shown in Table 1.12.10. However, set the timer FF register after setting timer mode register 2.

| Table 1.12.10 Puls | e output mode | initial value | setting |
|--------------------|---------------|---------------|---------|
|--------------------|---------------|---------------|---------|

| Setting item     | Timer mode            | e register 2 | Timer FF mode register |               |  |  |
|------------------|-----------------------|--------------|------------------------|---------------|--|--|
|                  | (TM2: Address 00FA16) |              | (TF: Addre             | ss 00F716)    |  |  |
| Timer to be used | b1                    | b0           | b1                     | b0            |  |  |
| Timer 1          | -                     | 1            | _                      | Select (Note) |  |  |
| Timer 4          | 1                     | _            | Select (Note)          | _             |  |  |

Note: 0: The initial value becomes "0."

1: The initial value becomes "1."

3 Set the pulse output mode according to the pulse output mode setting shown in Table 1.12.11. The T<sub>0</sub> output port and the T<sub>1</sub> output port are used in common with P1<sub>2</sub> and P1<sub>3</sub>, respectively. Accordingly, set the bit 2 and bit 3 of the port P1 direction register to the output mode.

#### Table 1.12.11 Pulse output mode setting

|         | •                |                        |                        |    |  |
|---------|------------------|------------------------|------------------------|----|--|
|         |                  | Timer 12 mode register | Timer 34 mode register |    |  |
| Timer   | Output pin       | (T12M: Address 00F816) | (T34M: Address 00F916) |    |  |
|         |                  | b3                     | b7                     | b6 |  |
|         | To               |                        |                        |    |  |
| Timer 1 | Timer 1 overflow | 1                      | -                      | -  |  |
|         | signal / 2       |                        |                        |    |  |
|         | T1               |                        |                        |    |  |
| Timer 4 | Timer 4 overflow | -                      | 1                      | 0  |  |
|         | signal / 2       |                        |                        |    |  |

4 Set a count value in Timer 1 (To output) and Timer 4 (T1 output).

5 When a value is set according to the count start setting shown in Table 1.12.8, the timer starts to count.

Note: When resetting a value in the Timer FF register, be sure to observe the setting methods of the above items 1 to 5.

## 1.12 Timers

## (4) External pulse width measurement mode

The external pulse width measurement mode is used to measure a pulse width ("H" or "L") input from the CNTR0 or CNTR1 pin.

The operations in the external pulse width measuring mode are described below.

1 Start of count operation

After the count stop bit is cleared to "0," a count operation starts. Each time a count source is input, the contents of the timer are decremented by 1.

- **Note:** Because the count stop bit is "0" immediately after reset release, the count operation is automatically started after reset release but the count source is not a CNTR pin input. At this time, the external pulse width measurement mode is not provided.
- 2 Reload operation

When the timer overflows, the value resulting from decrementing 1 from the contents of the timer latch is transferred (reloaded) to the timer.

3 External pulse width measurement mode

- The "H" or "L" level of a pulse can be selected as a pulse measuring period by the Edge polarity selection register.
- The difference between the initial value of the timer and the counter value at a count stop becomes a measured pulse width.
- A reload operation by reading the count value is not performed automatically. To perform measurement continuously, re-set the initial value by software.
- 4 Interrupt operation
  - 2Timer interrupt

When the timer overflows, an interrupt request occurs, so that the interrupt request bit is set to "1." The acceptance of interrupt is controlled by the interrupt enable bit of each timer.

2CNTR interrupt

An interrupt request is generated from the edge of the pulse input from the CNTR<sub>0</sub> pin or the CNTR<sub>1</sub> pin, so that the interrupt request bit is set to "1." Interrupt acceptance is controlled by the interrupt enable bit.

The pulse active edge and the CNTR0/CNTR1 interrupt are selected by the Edge polarity selection register.

5 Stop of count operation

The count operation terminates at the falling edge (at "H" level pulse width measurement) or the falling edge ("L" level pulse width measurement) of the CNTR pin input. This operation is also terminated by setting "1" in the count stop bit by software.

Figure 1.12.6 shows an example of the operation of the external pulse width measurement mode.

1.12 Timers



## 1.12 Timers

## [Setting method]

- 1 The count operation of Timer 4 is stopped by setting bit 3 of the Timer 34 mode register to "1." Refer to "Table 1.12.2 Setting for count stop."
- 2 Set each register according to the external pulse width measuring mode setting shown in Table 1.12.12.
- 3 Set a value in the timer.Refer to "Table 1.12.7 Address allocation of timer."
- 4 Clear bit 3 of the Timer 34 mode register to "0" and start the count of timer 4. Refer to **"Table 1.12.8 Count start setting."**

Table 1.12.12 External pulse width measurement mode setting

| Timer to<br>be used |           | Measuring     | Timer 34 mode register |                                                             |                        | Edge polarity selection register |                      |                    |  |
|---------------------|-----------|---------------|------------------------|-------------------------------------------------------------|------------------------|----------------------------------|----------------------|--------------------|--|
|                     |           | •             |                        | (T34M: Address 00F816)                                      |                        |                                  | (EG: Address 00D416) |                    |  |
|                     | be useu   | pulse         | b6                     | b5                                                          | b4 🧪                   | b4                               | b3                   | b2                 |  |
|                     | Time en 4 | <b>CNTR</b> 0 | 1                      | b5 b4<br>0 0 : Timer 3 overflow signal                      |                        | 0                                | _                    | Select<br>(Note 1) |  |
|                     | Timer 4   | CNTR1         | 1                      | 0 1 : f (XIN)/16 c<br>1 0 : Timer 1 or T<br>1 1 : CNTR1 pin | imer 2 overflow signal | 1                                | Select<br>(Note 1)   | _                  |  |

Notes 1: 0: The count source is counted while the external pulse is "H."

5

1: The count source is counted while the external pulse is "L."

2: When the measured pulse is the CNTR1 pin, do not select the CNTR1 as the count source of Timer 4.

1.12 Timers

## (5) PWM mode

In the PWM mode, a PWM waveform is output from the T<sub>1</sub> pin by using Timer 3 and Timer 4. The operations in the PWM mode are described below.

- 1 Start of count operation
  - After the count stop bit is cleared to "0," a count operation starts. Each time a count source is input, the contents of the timer are decremented by 1.
  - **Note:** The count stop bit is "0" immediately after reset release. Accordingly, a count operation is automatically started immediately after reset release but no PWM waveform is output because the PWM mode is not provided.
- 2 Reload operation

When the timer overflows, the value resulting from decrementing 1 from the contents of the timer latch is transferred (reloaded) to the timer.

3 PWM output

repeated

þe

P

In the PWM mode, the following operations are performed.

- 1 When the PWM mode is started
  - The PWM waveform starts with "L."
  - Timer 3: Counts the count sources.
- $\downarrow$  Timer 4: Stops
- ightarrow 2 When Timer 3 overflows
  - The PWM waveform goes to "H."
  - Timer 3: Stops.
- Timer 4: Counts the count sources.
- 3 When Timer 4 overflows
- The PWM waveform goes to "L."
  - Timer 3: Counts the count sources.
    - Timer 4: Stops.

The "L" width of the PWM waveform is set in Timer 3 and the "H" width is set in Timer 4.

- 4 Interrupt operation
  - 2 Timer interrupt

When the timer overflows, an interrupt request occurs, so that the interrupt request bit is set to "1." The acceptance of interrupt is controlled by the interrupt enable bit of each timer.

5 Stop of count operation

When the counter stop bit is set to "1" by software, the count operation stops. (The count operation continues until the count stop bit is set to "1.")

Figure 1.12.7 shows an example of the operation of the PWM output mode.

## 1.12 Timers



## Fig.1.12.7 Example of operation of PWM output mode

1.12 Timers

#### [Setting method]

- 1 The count operation of a timer to be used is stopped. Refer to **"Table 1.12.2 Setting for count stop."**
- 2 Port P13 is put into the output mode by setting bit 3 of the port P1 direction register (address 00C116) to "1."
- Select a count source of Timer 3 and Timer 4. However, don't select the Timer 3 overflow signal as a count source of Timer 4.
   Refer to "Table 1.12.5 Setting for Timer 3 count source" and "Table 1.12.6 Setting for Timer 4 count source."
- 4 Set the bit 7 of the Timer 34 mode register to "1."
- 5 Set a value in the timer.Refer to "Table 1.12.7 Address allocation of timer."
- 6 Set the bit 7 of the Timer mode register 2 to "1."
- 7 The count operation of a timer to be used is started. Refer to **"Table 1.12.8 Count start setting."** 
  - Note: When the PWM mode is started from another mode, the PWM waveform starts with the "L" state.

### 1.12.3 Input latch function

There is a function which latches the levels of the INTO, INT1, CNTR0 and CNTR1 pins to the input latch register when Timer 4 overflows. Using this function permits knowing the level of each pin accurately the moment when a Timer 4 overflow occurs. The polarity of each pin is selected by the edge polarity selection register, the level or the reverse level of each pin are latched to the Input latch register.

Table 1.12.13 shows the Edge polarity selection register setting related to the input latch.

| Input latch register<br>(ILR: Address 00D616) | Latched contents                       | -              | Edge polarity selection register<br>(EG: Address 00D416) |    |    |  |  |  |
|-----------------------------------------------|----------------------------------------|----------------|----------------------------------------------------------|----|----|--|--|--|
| (ILIX. Address 00D016)                        |                                        | b3             | b2                                                       | b1 | b0 |  |  |  |
| b0                                            | INTo pin level                         |                |                                                          |    | 1  |  |  |  |
| 60                                            | Reverse level on INTo pin              |                |                                                          |    | 0  |  |  |  |
| b1                                            | INT1 pin level                         |                |                                                          | 1  |    |  |  |  |
|                                               | Reverse level on INT1 pin              |                |                                                          |    | _  |  |  |  |
| b2                                            | CNTR <sub>0</sub> pin level            |                | 1                                                        |    |    |  |  |  |
| 02                                            | Reverse level on CNTR <sub>0</sub> pin | NTRo pin - 0 - |                                                          | _  | _  |  |  |  |
| b3                                            | CNTR1 pin level                        | 1              | 1                                                        |    |    |  |  |  |
| 03                                            | Reverse level on CNTR1 pin             | 0              |                                                          | _  | _  |  |  |  |

## Table 1.12.13 Edge polarity selection register setting

## 1.12 Timers

## 1.12.4 Updating of contents of Timer and Timer latch

After data is written to the Timer, the contents of the Timer and the Timer latch are updated.

## **2** Timer 1 and Timer 2

When data is written to the Timer, this data is set in the Timer and the Timer latch at the same time. As a result, after data is written to the Timer which is in count operation, the count period becomes invalid.

Figure 1.12.8 shows an example of updating of the contents of Timer 1, Time 2 and Timer latch.



Fig. 1.12.8 Example of updating of Timer 1, Timer 2 and Timer latch

## 2 Timer 3 and Timer 4

## • At PWM mode

After data is written to the Timer which is in count operation, the written data is set only in the Timer latch but not in the Timer. After that, when the Timer overflows, a value resulting from decrementing 1 from the value of the Timer latch is written in the Timer.

When data is written to the Timer being at a stop, the written data is set in both Timer and Timer latch.

## • In modes other than the PWM mode

The same operation as "Timer 1 and Timer 2" described in the previous item is performed.

Figure 1.12.9 shows an example of updating of the contents of Timer 3, Time 4 and Timer latch in PWM mode.



Fig. 1.12.9 Example of updating of Timer 3, Timer 4 and Timer latch in PWM mode

## 1.12 Timers

## 1.12.5 Notes on use

- (1) The contents of the Timer 12 mode register (T12M: Address 00F816) and the Timer 34 mode register (T34M: Address 00F916) become "0016" at reset and each timer performs a count operation.
- (2) Figure 1.12.10 shows the relation between Timer value change timing and read value change timing. The Timer value changes at the rise of the count source, while the read value changes at the fall of the count source. Accordingly, the read value may be larger than the real timer value by "1."

| Example: Writing "99  | 16" into Time | r 1  |      |     |      |      |      |
|-----------------------|---------------|------|------|-----|------|------|------|
| Timer count source    |               |      |      |     |      |      |      |
| Timer value           | 01            | 16 ( | 0016 | FF1 | 6 98 | 16   | 9716 |
| Timer read value      | 0216          | 0116 | 001  | 6   | FF16 | 9816 | 9716 |
| Interrupt request bit |               |      | 6    | 3   |      |      |      |
|                       |               |      |      |     |      |      |      |

Fig. 1.12.10 Relation between timer value change timing and read value change timing

(3) To select the CNTR pin input as Timer count source, the frequency of the CNTR count source should satisfy the condition shown in Table 1.12.14.

#### Table 1.12.14 Frequency of CNTR

| Main clock | Frequency of the CNTR count source |                      |  |  |  |  |
|------------|------------------------------------|----------------------|--|--|--|--|
|            | Upper boundary                     | Lower boundary       |  |  |  |  |
| 4MHz       | 1MHz                               | There is no          |  |  |  |  |
| 8MHz       | 2MHz                               | special restriction. |  |  |  |  |

1.12 Timers

#### 1.12.6 Related registers

(1) Timer 1, Timer 2, Timer 3, Timer 4 (T1 to T4: Address 00F016 to 00F316) Each Timer is a register consisting of 8 bits.

#### Read

The contents (count value) of the Timer are read by reading the timer.

### Write

When data is written to the Timer, this data is set in the Timer and the Timer latch at the same time.

When data is written into the Timer being in count operation in the PWM mode, the written data is set only in the Timer latch.

Refer to "1.12.4 Updating of contents of Timer and Timer latch."

#### **\*Timer latch**

The Timer latch is a register that holds a value to be automatically transferred (reloaded) to the Timer as its initial value when the Timer overflows. It is impossible to read the contents of the Timer latch.

Figure 1.12.11 shows a structure of Timer.





## 1.12 Timers

## (2) Timer 12 mode register (T12M: Address 00F816)

The Timer 12 mode register is a register consisting of bits that control a Timer count source and a count operation.

Figure 1.12.12 shows a structure of Timer 12 mode register.

| b7 b6 b5 b4 b3 b2 b1 b0 | 1    | imer 12 mode register (                                                                    | T12M) [Address 00F816]                                                                                                                                    |                  |                     |
|-------------------------|------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|
|                         | В    | Name                                                                                       | Function                                                                                                                                                  | At reset         | RW                  |
|                         | 0    | Timer 1 count stop<br>bit                                                                  | 0 : Count start<br>1 : Count stop                                                                                                                         | 0                | 00                  |
|                         | 1    | Timer 1 count<br>source selection bit                                                      | 0 : Internal clock (Note 1)<br>1 : P32/CNTR0 external clock                                                                                               | 0                | 00                  |
|                         | 2    | Timer 1 internal clock source selection bit                                                | 0 : f(XIN)/16 or f(XCIN)/16<br>1 : f(XCIN) (Note 2)                                                                                                       | 0                | 00                  |
|                         | 3    | P12/T0 port output selection bit                                                           | 0 : P12 port output<br>1 : To(Timer 1 overflow<br>divided by 2)                                                                                           | 0                | 00                  |
|                         | 4    | Timer 2 count stop bit                                                                     | 0 : Count start<br>1 : Count stop                                                                                                                         | 0                | 00                  |
|                         | 5    | Timer 2 count source selection bit                                                         | 0 : Internal clock (Note 1)<br>1 : Timer 1 overflow signal                                                                                                | 0                | 00                  |
|                         | 6, 7 | Timer 2 internal clock<br>source selection bits                                            | b7 b6<br>0 0 : f(XIN)/16 or f(XCIN)/16<br>0 1 : f(XIN)/64 or f(XCIN)/64<br>1 0 : f(XIN)/128 or f(XCIN)/128<br>1 1 : f(XIN)/256 or f(XCIN)/256<br>(Note 3) | 0                | 00                  |
| £0                      | Note | <ul> <li>2: Since the 7470/74 generating circuit,</li> <li>3: Since the 7470/74</li> </ul> | group, the internal clock is f<br>177 group is not provided th<br>f(XCIN) cannot be used. Fix<br>177 group is not provided th<br>f(XCIN) cannot be used.  | e sub-<br>this b | clock<br>it to "0.' |

Fig. 1.12.12 Structure of Timer 12 mode register

1.12 Timers

## (3) Timer 34 mode register (T34M: Address 00F916)

The Timer 34 mode register is a register consisting of bits that control a timer count source and a count operation.

Figure 1.12.13 shows a structure of Timer 34 mode register.

| b7 b6 b5 b4 b3 b2 b1 b0 | 1    | imer 34 mode register                                                              | T34M) [Address 00F916]                                                                                                                                                                                            |               |    |   |
|-------------------------|------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----|---|
|                         | В    | Name                                                                               | Function                                                                                                                                                                                                          | At reset      | RW | r |
|                         | 0    | Timer 3 count stop<br>bit                                                          | 0 : Count start<br>1 : Count stop                                                                                                                                                                                 | 0             | оc |   |
|                         | 1, 2 | Timer 3 count<br>source selection bits                                             | <ul> <li>b2 b1</li> <li>0 0 : f(XIN)/16 or f(XCIN)/16</li> <li>0 1 : f(XCIN)</li> <li>1 0 : Timer 1 overflow or<br/>Timer 2 overflow</li> <li>1 1 : P33/CNTR1 external<br/>clock (Note 2)</li> </ul>              | 0             | oc |   |
|                         | 3    | Timer 4 count stop<br>bit                                                          | 0 : Count start<br>1 : Count stop                                                                                                                                                                                 | 0             | ос |   |
|                         | 4, 5 | Timer 4 count<br>source selection bits                                             | <ul> <li>b4 b3</li> <li>0 0 : Timer 3 overflow</li> <li>0 1 : f(XIN)/16 or f(XCIN)/16</li> <li>1 0 : Timer 1 overflow or<br/>Timer 2 overflow</li> <li>1 1 : P33/CNTR1 external<br/>clock (Notes 1, 2)</li> </ul> | 0             | oc |   |
|                         | 6    | Timer 4 pulse width<br>measurement mode<br>selection bit                           | 0 : Timer mode<br>1 : External pulse width<br>measurement mode                                                                                                                                                    | 0             | оc |   |
|                         | 7    | P13/T1 port output selection bit                                                   | 0 : P13 port<br>1 : T1(Timer 4 overflow divided<br>by 2 or PWM output)                                                                                                                                            | 0             | оc |   |
|                         | Note | count source, the<br>overflow regardle<br>Timer mode regis<br>2: Since the 7470/74 | erflow is selected as a Tim<br>Timer 4 count source is th<br>ss of the value of bit 6 of th<br>ter 2.<br>I77 group is not provided f<br>f(X CIN) cannot be used.                                                  | ne Time<br>ne |    | k |

Fig. 1.12.13 Structure of Timer 34 mode register

## 1.12 Timers

## (4) Timer mode register 2 (TM2: Address 00FA16)

The Timer mode register 2 consists of bits that control a mode selection and a count source selection.

Figure 1.12.14 shows a structure of Timer mode register 2.

| Timer mode register 2 | 2 |                                                         |                                              |          |            |
|-----------------------|---|---------------------------------------------------------|----------------------------------------------|----------|------------|
|                       | Т | imer mode register 2 (TN                                | 12) [Address 00FA16]                         |          |            |
|                       | В | Name                                                    | Function                                     | At reset | RW         |
|                       | 0 | Timer 1 overflow FF set enable bit                      | 0 : Set disable<br>1 : Set enable            | 0        | 00         |
|                       | 1 | Timer 4 overflow FF set enable bit                      | 0 : Set disable<br>1 : Set enable            | 0        | 00         |
|                       |   | Nothing is allocated for t<br>write disabled bits and a |                                              | ?        | ? <b>X</b> |
|                       | 6 | Timer 3, timer 4 count overflow signal selection bit    | 0 : Timer 1 overflow<br>1 : Timer 2 overflow | 0        | 00         |
|                       | 7 | Timer 3, timer 4 function selection bit                 | 0 : Ordinary mode<br>1 : PWM mode            | 0        | 00         |
|                       |   | 0                                                       |                                              |          |            |

Fig. 1.12.14 Structure of Timer mode register 2

## (5) Timer FF register (TF: Address 00F716)

The Timer FF register consists of bits that are used for initialization in the pulse output mode.

Figure 1.12.15 shows a structure of Timer FF register.



Fig. 1.12.15 Structure of Timer FF register

1.12 Timers

### (6) Input latch register (ILR: Address 00D616)

The Input latch register consists of bits that latch the levels of the INT0, INT1, CNTR0 and CNTR1 pins when the Timer 4 overflows.

Figure 1.12.16 shows a structure of Input latch register.



Fig. 1.12.16 Structure of Input latch register

## 1.12 Timers

## (7) Edge polarity selection register (EG: Address 00D416)

The Edge polarity selection register consists of bits that control a polarity selection of each of the INT0, INT1, CNTR0 and CNTR1 pins and an INT1 interrupt or key on wake-up interrupt selection at stop mode or wait mode.

Figure 1.12.17 shows a structure of Edge polarity selection register.



Fig. 1.12.17 Structure of Edge polarity selection register

1.13 Serial I/O

## 1.13 Serial I/O

The 7470/7471/7477/7478 group can transmit or receive 8-bit data in series by Serial I/O. The Serial I/O transmit/receive method is shown below.

● In the 7470/7471 group, only the clock synchronous is available.

● In the 7477/7478 group, either clock synchronous or clock asynchronous (UART) can be selected.

There are differences in circuit configuration and applicable registers between them.

This section explains each of them as **"1.13A 7470/7471 group part"** and **"1.13B 7477/7478 group part."** Table 1.13.1 shows defferences between 7470/7471 group and 7477/7478 group.

## Table 1.13.1 7470/7471 group vs. 7477/7478 group serial I/O

|                                       |                    | 7470/7471 group | 7477/7478 group |
|---------------------------------------|--------------------|-----------------|-----------------|
| Serial I/O transmit/                  | Clock synchronous  | 0               | 0               |
| receive method                        | Clock asynchronous | ×               | 0               |
| SRDY signal output*1                  |                    | 0               | 0               |
| SARDY signal output <sup>*1</sup>     |                    | 0               | ×               |
| Byte specification mode <sup>*2</sup> |                    | 0               | ×               |

\*1 SRDY and SARDY signal : Signal that indicates a Serial I/O transfer ready state

\*2 Byte specification mode : Mode for transmitting or receiving 1-byte data of a specific cycle out of multiple-byte data to be transmitted or received.

1.13 Serial I/O

## 1.13A 7470/7471 group part

## 1.13A.1 Operation description

The 7470/7471 group incorporates a clock synchronous Serial I/O.

The 8 shift clocks obtained by the clock control circuit are used as synchronous clocks for transmitting or receiving data. The transmit operation of the transmit side and the receive operation of the receive side are simultaneously executed in synchronization with these shift clocks.

- The transmit side transmits data bit by bit from the P15/SOUT pin in synchronization with the fall of each shift clock.
- The receive side receives data bit by bit from the P14/SIN pin in synchronization with the rise of each shift clock.

Figure 1.13A.1 shows a Serial I/O block diagram.



Fig. 1.13A.1 Serial I/O block diagram

## **2** Communication format

The half-duplex data communication or the full-duplex data communication are available.

## 2 Synchronous clock

The internal clock or the external clock can be selected as a synchronous clock by bit 2 of the Serial I/O mode register (SM: address 00DC16).

• The synchronous clock for the case where the internal clock is selected is shown below.

- f(XIN)/8
- f(XIN)/16 • f(XIN)/32 When the system clock is f(XIN)
- f(XIN)/512
- f(XCIN)/8
- f(XCIN)/16
- •f(XCIN)/32 When the system clock is f(XCIN)
- f(XCIN)/512

**Notes 1**: In the 7470 group, f(XCIN) is not available.

- **2**: When selecting a divided signal of f(XCIN), set the system clock to the low-speed mode by bit 7 of the CPU mode register.
- When the external clock is selected, the synchronous clock is an external clock input from the P16/ CLK pin.

## Notes on external clock selection

- When writing data into the Serial I/O register, perform a write operation while the synchronous clock is at "H."
- The shift operation of the Serial I/O register is continued while the synchronous clock is input to the Serial I/O circuit. When the external clock is selected, stop the synchronous clock at the end of 8 cycles. (When the internal clock is selected, the synchronous clock stops automatically.)
- Set the "H" and "L" widths (TWH, TWL) of the pulse used as the external clock source to TWH, TWL [s] > 2/(system clock frequency [Hz]). For example, when the system clock is 8 MHz, use a clock of 2 MHz or less (duty ratio 50 %).

## 2 Shift clock

Usually, when a clock synchronous transfer is performed between 2 microcomputers, one microcomputer selects the internal clock and outputs the 8 shift clock pulses generated by a start of transfer operation from the P16/CLK pin. The other microcomputer selects the external clock and uses the clock input from the CLK pin as a synchronous clock.

## **2 SRDY** signal, SARDY signal

A Serial I/O transfer ready status can be known to the outside by outputting the  $\overline{SRDY}$  signal and the SARDY signal.

## 1.13 Serial I/O

## 2 Transmit operation of Serial I/O

The transmit operation of the Serial I/O is described below.

## • Start of transmit operation

Transmit operation begins by writing transmit data into the Serial I/O register<sup>\*2</sup> in the transmit enable state.<sup>\*1</sup> At the time when this data has been written, "7" is set in the Serial I/O counter (address 00DE16, bit 4 - 6), so that the synchronous clock is forced to go to "H."

- \*1: State in which the register for transmit operation has been initialized. Refer to "[Transmit setting method]" which will be described later.
- \*2: When the external clock is selected, perform a write operation while the synchronous clock is at "H."

## Transmit operation

- 1 The transmit data written in the Serial I/O register is output from the P15/SOUT pin in synchronization with the fall of the synchronous clock. At this time, the Serial I/O counter is decremented by 1.
- 2 Transmit data is output starting with the least significant bit of the Serial I/O register. Each time one bit is output, the contents of the Serial I/O register are shifted by 1 in the direction of the least significant bit.
- 3 After the transmit shift operation is completed, an interrupt request occurs at the rise of the last cycle of the synchronous clock, so that the Serial I/O interrupt request bit is set<sup>\*3</sup> to "1."
- \*3: When the internal clock is selected as a synchronous clock, the shift clock supply to the Serial I/O register is automatically stopped after 8-bit data is transmitted (the Serial I/O counter overflows). When the external clock is selected, the contents of the Serial I/O register are continuously sifted while the synchronous clock is input. Accordingly, stop it externally.

## • When using the SRDY output

At the time when transmit data has been written, the level of the  $\overline{S_{RDY}}$  signal changes from "H" to "L" and the level of the SARDY signal changes from "L" to "H," by which a receive ready state can be known externally. The  $\overline{S_{RDY}}$  signal goes to "H" at the first fall of the synchronous clock and the SARDY signal goes to "L" at the rise of the last cycle of the synchronous clock.

Figure 1.13A.2 shows a transmit operation and Figure 1.13A.3 shows a transmit timing chart.

1.13 Serial I/O





Fig. 1.13A.3 Serial I/O transmit timing chart

## 1.13 Serial I/O

## [Transmit setting method]

- 1 Clear the Serial I/O interrupt enable bit (bit 6 of the Interrupt control register 1) to "0."
- 2 Set the Serial I/O mode register according to "Table 1.13A.1."
- 3 When using the Serial I/O interrupt,
  - [1] Clear the Serial I/O interrupt request bit (bit 6 of the Interrupt request register 1) to "0."
- [2] Set the Serial I/O interrupt enable bit to "1."
- 4 Write transmit data into the Serial I/O register (address 00DD16).
- **Note**: When the external clock is selected, perform a write operation while the synchronous clock is at "H."

Table 1.13A.1 shows a Serial I/O transmit setting.

|                                                           |                                      | ode register<br>ss 00DC16) |               |
|-----------------------------------------------------------|--------------------------------------|----------------------------|---------------|
| Item                                                      |                                      | Bit                        | Setting value |
|                                                           | f(XIN)/8                             | <b>D</b>                   | 00            |
|                                                           | f(XCIN)/8                            |                            |               |
|                                                           | f(XIN)/16                            |                            | 01            |
| Synchronous clock (at internal                            | f(Xcin)/16                           | b1 • b0                    |               |
| clock selection) (Note 1)                                 | f(XIN)/32                            |                            | 10            |
|                                                           | f(XCIN)/32                           |                            |               |
|                                                           | f(XIN)/512                           |                            | 11            |
|                                                           | f(Xcin)/512                          |                            |               |
| Synchronous clock selection                               | External clock                       | b2                         | 0             |
| Synchronous clock selection                               | Internal clock                       | 02                         | 1             |
| Serial I/O port using                                     | Serial I/O port (SOUT, CLK) (Note 2) | b3                         | 1             |
| Spay signal output selection                              | Ordinary port                        | b4                         | 0             |
| SRDY signal output selection                              | SRDY signal output                   | 04                         | 1             |
|                                                           | SRDY signal                          | h <i>E</i>                 | 0             |
| SRDY signal selection                                     | SARDY signal                         | b5                         | 1             |
| Serial I/O Ordinary mode                                  |                                      | b6                         | 0             |
| Byte specification mode selection Byte specification mode |                                      | 00                         | 1             |
| P15/Sout, SRDY pin output                                 | CMOS output                          | b7                         | 0             |
| format (Note 3)                                           | 57                                   | 1                          |               |

### Table 1.13A.1 Serial I/O transmit setting

**Notes 1**: Select the internal clock as a synchronous clock in the following condition. In the 7470 group, however, f(XCIN) is not available.

• When a divided signal of f(XIN) is selected, the system clock is f(XIN).

• When a divided signal of f(XCIN) is selected, the system clock is f(XCIN).

Select a system clock state by bit 7 of the CPU mode register.

- 2: When the ordinary port is switched over to the Serial I/O port, the Serial I/O interrupt request bit may be set to "1." Clear the Serial I/O interrupt request bit to "0" after one instruction or more after switching the ordinary port over to the Serial I/O port.
- **3**: When ordinary P17 is selected by bit 4 of the Serial I/O mode register, the CMOS output is provided regardless of the set value of bit 7.

1.13 Serial I/O

### 2 Receive operation of Serial I/O

The receive operation of the Serial I/O is described below.

### • Start of receive operation

Receive operation begins by writing the following data into the Serial I/O register (SIO: address  $00DD_{16}$ )\*<sup>2</sup> in the receive enable state.\*<sup>1</sup>

- Transmit data in the full-duplex data communication
- Arbitrary dummy data in the half-duplex data communication

At the time when this data has been written, "7" is set in the Serial I/O counter (address 00DE16, bit 4 - 6), so that the synchronous clock is forced to go to "H."

- \*1: State in which the register for receive operation has been initialized. Refer to "[Receive setting method]" which will be described later.
- \*2: When the external clock is selected, perform a write operation while the synchronous clock is at "H."

### • Receive operation

- 1 Receive data is input from the P14/SIN pin to the Serial I/O register in synchronization with the rise of the synchronous clock. At this time, the Serial I/O counter is decremented by 1.
- 2 Receive data is input starting into the most significant bit of the Serial I/O register. Each time one bit is input, the contents of the Serial I/O register are shifted by 1 in the direction of the least significant bit.
- 3 After the receive shift operation is completed, an interrupt request occurs at the rise of the last cycle of the synchronous clock, so that the Serial I/O interrupt request bit is set to "1".\*3
- \*3: When the internal clock is selected as a synchronous clock, the shift clock supply to the Serial I/O register is automatically stopped after 8-bit data is transmitted (the Serial I/O counter overflows). When the external clock is selected, the contents of the Serial I/O register are continuously sifted while the synchronous clock is input. Accordingly, stop it externally.

## • When using the SRDY output

At the time when data has been written into the Serial I/O register, the level of the  $\overline{SRDY}$  signal changes from "H" to "L" and the level of the SARDY signal changes from "L" to "H," by which a receive ready state can be known externally. The  $\overline{SRDY}$  signal goes to "H" at the first fall of the synchronous clock and the SARDY signal goes to "L" at the rise of the last cycle of the synchronous clock.

Figure 1.13A.4 shows a receive operation and Figure 1.13A.5 shows a receive timing chart.

## 1.13 Serial I/O



Fig. 1.13A.4 Serial I/O receive operation



Fig. 1.13A.5 Serial I/O receive timing chart

1.13 Serial I/O

### [Receive setting method]

- 1 Clear the Serial I/O interrupt enable bit (bit 6 of the Interrupt control register 1) to "0."
- 2 Clear the Port P14 direction register to "0" to set it to the input mode.
- 3 Clear the Serial I/O mode register according to "Table 1.13A.2."
- 4 When using the Serial I/O interrupt,
  - [1] Clear the Serial I/O interrupt request bit (bit 6 of the Interrupt request register 1) to "0."
- [2] Set the Serial I/O interrupt enable bit to "1."
- 5 Write the following data into the Serial I/O register.
  - Transmit data in the full-duplex data communication
  - Arbitrary dummy data in the half-duplex data communication
- **Note:** When the external clock is selected, write data into the Serial I/O register while the synchronous clock is at "H."

Table 1.13A.2 shows a Serial I/O receive setting.

#### Table 1.13A.2 Serial I/O receive setting

| Register to be used                                      |                                                                           |         | Serial I/O mode register<br>(SM: Address 00DC16) |  |  |
|----------------------------------------------------------|---------------------------------------------------------------------------|---------|--------------------------------------------------|--|--|
| Item                                                     |                                                                           |         | Setting value                                    |  |  |
| Synchronous clock (at internal clock selection) (Note 1) | f(XIN)/8<br>f(XCIN)/8                                                     |         | 00                                               |  |  |
|                                                          | f(XIN)/16<br>f(XCIN)/16                                                   |         | 01                                               |  |  |
|                                                          | f(XIN)/32<br>f(XCIN)/32                                                   | b1 • b0 | 10                                               |  |  |
|                                                          | f(XIN)/512<br>f(XCIN)/512                                                 |         | 11                                               |  |  |
| Synchronous clock selection                              | External clock                                                            | b2      | 0                                                |  |  |
| Serial I/O port using                                    | Ordinary port (P15, P16) (Note 2)<br>Serial I/O port (Sout, CLK) (Note 3) | b3      | 0                                                |  |  |
| SRDY signal output selection                             | Ordinary port<br>SRDY signal output                                       | b4      | 0                                                |  |  |
| SRDY signal selection SRDY signal                        |                                                                           | b5      | 0                                                |  |  |
| Serial I/O                                               | Ordinary mode                                                             | b6      | 0                                                |  |  |
| Byte specification mode selection                        |                                                                           |         | 1                                                |  |  |
| P15/Sout, SRDY pin output                                |                                                                           |         | 0                                                |  |  |
| format (Note 4, Note 5) N channel open drain output      |                                                                           | b7      | 1                                                |  |  |

**Notes 1:** Select the internal clock as a synchronous clock in the following condition. In the 7470 group, however, f(XCIN) is not available.

• When a divided signal of f(XIN) is selected, the system clock is f(XIN).

• When a divided signal of f(XCIN) is selected, the system clock is f(XCIN).

Select a system clock state by bit 7 of the CPU mode register.

- 2: When the external clock is selected, the P16/CLK pin becomes clock input pin CLK regardless of the set value of bit 3 of the Serial I/O mode register. For this reason, only P15 is available as an ordinary port.
- **3:** When the ordinary port is switched over to the Serial I/O port, the Serial I/O interrupt request bit may be set to "1." Clear the Serial I/O interrupt request bit to "0" after one instruction or more after switching the ordinary port over to the Serial I/O port.
- **4:** When ordinary P17 is selected by bit 4 of the Serial I/O mode register, the CMOS output is provided regardless of the set value of bit 7.
- **5:** When SOUT is selected by bit 3 of the Serial I/O mode register, the data written in the Serial I/O register is output from the SOUT pin in synchronization with the fall of the synchronous clock.

## 1.13 Serial I/O

### 1.13A.2 Byte specification mode

The Serial I/O of the 7470/7471 group has the byte specification mode.

This mode permits transmitting or receiving specific one-byte data out of multiple-byte data transmitted or received through the Serial I/O bus.

## 2 Byte counter (Address 00DE16)

The Byte counter is located at the same address as that of the Serial I/O counter but the Serial I/O counter is a read-only type. So this counter is not affected by any write operation to the Byte counter. Because the Byte counter is not provided with a reload function, re-set a value to transmit or receive data continuously.

## 2 SARDY

When the SARDY signal is selected in the byte specification mode, the N channel open drain is selected as its output type, and the  $\overline{S_{RDY}}$  pins of multiple microcomputers are connected, the SARDY signal goes to "H" only when all the microcomputers have become ready for data transfer.

## 2 Operations in the byte specification mode

After setting the Serial I/O mode register, specify a byte corresponding to the clock to be used for a Serial I/O transmit/receive in the Byte counter. Where the value written in the Byte counter is n, a Serial I/O transmit/receive is performed by the clock of the (n + 1)-th byte.

### • Start of transmit/receive operation

A transfer operation is started by writing the data (arbitrary dummy data in the half-duplex data communication)<sup>\*1</sup> to be transmitted to the Serial I/O register.

\*1: When the external clock is selected, write data into the Serial I/O register when the synchronous clock is at "H." However, if the Byte counter value is a value other than "0," writing data is enabled even if the synchronous clock is at "L."

## • Transmit/receive operation

- 1 Each time the synchronous clock is input in 8 cycles, the Byte counter value is decremented by 1.
- 2 With the synchronous clock of the next 8 cycles after the Byte counter value becomes "0," a Serial I/O transmit/receive is performed as in the ordinary mode.<sup>\*2</sup> After completion of the 8-bit data output, an interrupt occurs at the rise of the last cycle of the synchronous clock, so that bit 6 of the Interrupt request register (address 00FC16) is set to "1."
- 3 When the Byte counter overflows, the Serial I/O transfer stops.
- \*2: When the Byte counter value is a value other than 0, the output of the SOUT pin goes to "H" at the fall of the first synchronous clock. If the N channel open drain is selected as the output type of the SOUT pin, the output is put into a high-impedance state, so the SOUT pin can be connected to the SOUT pin of another microcomputer.

## 1.13 Serial I/O





Fig. 1.13A.6 Transmit/receive operation in byte specification mode

## 1.13 Serial I/O

## [Byte specification mode setting]

For a Serial I/O transfer in the byte specification mode, refer to the setting method in the ordinary mode in **"1.13A.1 Operation description,"** and also take the following into consideration.

• Select the byte specification mode. (Set bit 6 of the Serial I/O register to "1.")

5

- Be sure to select the external clock as the synchronous clock. (Clear bit 2 of the Serial I/O mode register to "0.")
  - [1] When data is received, the ordinary port can be selected by the Serial I/O port selection bit (bit 3 of the Serial I/O mode register). P16 pin is used as a external clock input pin CLK. Only P15 is available as an ordinary port.
  - [2] Write data into the Serial I/O register when the synchronous clock is at "H." However, if the Byte counter value is a value other than "0," writing data is enabled even if the synchronous clock is at "L."
- When performing a Serial I/O transmit/receive at the n-th byte, write (n 1) in the Byte counter.
- **Note:** Because the Byte counter is not provided with a reload function, re-set a value to transmit or receive data continuously.

ound

7470/7471/7477/7478 GROUP USER'S MANUAL

### 1.13A.3 Pins

The 7470/7471 group uses 4 pins for data transmit, data receive, shift clock transmit/receive and receive ready signal output. All these pins are used in common with P1. A function selection is made by the Serial I/O port selection bit (bit 3) and the  $\overline{SRDY}$  signal output selection bit (bit 4) of the Serial I/O mode register (SM : Address 00DC<sub>16</sub>).

The function of each pin is explained below.

## (1) Data transmit pin [Sout]

Transmit data is output bit by bit. This pin is used in common with P15. When the Serial I/O port selection bit (bit 3) of the Serial I/O mode register is set to "1," this pin becomes a Serial I/O data output pin.

## (2) Data receive pin [SIN]

Data is input bit by bit. This pin is used in common with P14. When the port P14 direction register is put into the input mode, this pin becomes a Serial I/O data input pin.

## (3) Shift clock transmit/receive pin [CLK]

This pin inputs (receives from the outside) or outputs (supplies to the outside) the shift clock for data transmit/receive. This pin is used in common with P16.

The internal clock or the external clock can be selected by bit 2 of the Serial I/O mode register.

## (4) Receive enable signal output pins [SRDY], [SARDY]

This pin informs the outside of a receive ready state. This pin is used in common with P17.

### ● SRDY signal

- SRDY signal output selection bit (bit 4) of Serial I/O mode register is set to "1."
- SRDY signal selection bit (bit 5) of Serial I/O mode register is cleared to "0."

When the above 2 conditions are satisfied, the level of the pin changes from "H" to "L" at the timing at which data is written into the Serial I/O register, informing the outside of a receive ready state.

## ● SARDY signal

• SRDY signal output selection bit (bit 4) of Serial I/O mode register is set to "1."

• SRDY signal selection bit (bit 5) of Serial I/O mode register is set to "1."

When the above 2 conditions are satisfied, the level of the pin changes from "L" to "H" at the timing at which data is written into the Serial I/O register, informing the outside of a receive ready state.

## 1.13A.4 Notes on use

When the external clock is selected, take the following points into consideration.

- 1 When writing data into the Serial I/O register, perform a write operation while the synchronous clock is at "H."
- 2 The shift operation of the Serial I/O register is continued while the synchronous clock is input to the Serial I/O circuit. When the external clock is selected, stop the synchronous clock at the end of 8 cycles. (When the internal clock is selected, the synchronous clock stops automatically at the end of 8 cycles.)
- 3 Set the "H" and "L" widths (Тwн, TwL) of the pulse used as the external clock source to Twн, TwL [s]
   > 2/(system clock frequency [Hz]). For example, when the system clock is 8 MHz, use a clock of 2 MHz or less (duty ratio 50 %).

## 1.13 Serial I/O

#### 1.13A.5 Related registers

(1) Serial I/O register (SIO: Address 00DD16)

The Serial I/O register is written Serial I/O transmit data or is read receive data.

- When transmitting data, write transmit data into this register.
- Receive data can be obtained by reading this register.

Figure 1.13A.7 shows a structure of the Serial I/O register.



Fig. 1.13A.7 Structure of Serial I/O register

#### (2) Serial I/O counter, Byte counter (Address 00DE16)

The Serial I/O counter and the Byte counter are located at the same address.

#### • Serial I/O counter (bit 4 – bit 6)

The Serial I/O counter is set to "7" by writing transmit data into the Serial I/O register and counts the synchronous clock of the Serial I/O eight times. The Serial I/O counter is a read-only type and not affected by any write operation to the Byte counter.

### • Byte counter (bit 0 – bit 3)

In the Serial I/O byte specification mode, the value written in the Byte counter is counted down at 8 cycles of the synchronous clock. When the value becomes "0," a Serial I/O transmit/receive is performed by the synchronous clock of the next 8 cycles. Because a reload function is not available, re-set a value to transfer data continuously in the byte specification mode.

Figure 1.13A.8 shows a structure of the Serial I/O counter and the Byte counter.



Fig. 1.13A.8 Structure of Serial I/O counter and Byte counter

# 1.13 Serial I/O

Г

## (3) Serial I/O mode register (SM: Address 00DC16)

The Serial I/O mode register selects a state of the clock or port to be used for a data transfer.

Figure 1.13A.9 shows a structure of the Serial I/O mode register.

| B     Name     Function     At reset       0, 1     Internal clock<br>selection bits $b^{1 \ b^{0}}$<br>0 0 : f(XiN)/8 or f(XciN)/8<br>0 1 : f(XiN)/16 or f(XciN)/16<br>1 0 : f(XiN)/32 or f(XciN)/32<br>1 1 : f(XiN)/512 or f(XciN)/512<br>(Note)     0       2     Synchronous clock     0 : External clock | <b>R</b> W |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 0, 1 Internal Clock selection bits 0 0 : f(XIN)/8 or f(XCIN)/8<br>0 1 : f(XIN)/16 or f(XCIN)/16<br>1 0 : f(XIN)/32 or f(XCIN)/32 0<br>1 1 : f(XIN)/512 or f(XCIN)/512 (Note)                                                                                                                                  | 00         |
| 2. Synchronous clock 0 · External clock                                                                                                                                                                                                                                                                       |            |
| selection bit 1 : Internal clock                                                                                                                                                                                                                                                                              | 00         |
| 3       Serial I/O port selection bit       0 : Ordinary I/O port (P15, P16)       0         1 : Serial I/O port (Sout, CLK pin)       0       1 : Serial I/O port (Sout, CLK pin)                                                                                                                            | 00         |
| 4     SRDY signal output selection bit     0 : Ordinary I/O port(P1 7) 1 : SRDY signal output pin     0                                                                                                                                                                                                       | 00         |
| 5 SRDY signal 0 : SRDY signal 0 : SRDY signal 0                                                                                                                                                                                                                                                               | 00         |
| 6     Serial I/O byte specify mode     0 : Ordinary mode     0       1 : Byte specify mode     0                                                                                                                                                                                                              | 00         |
| 7     P15/Sout, SRDY output     0 : CMOS output     0       structure selection bit     1 : N-channel open-drain     0                                                                                                                                                                                        | 00         |

Fig. 1.13A.9 Structure of Serial I/O mode register

# 1.13B 7477/7478 group part

### 1.13B.1 Operation description

The 7477/7478 group incorporates a Serial I/O that permits selecting one of the clock synchronous and the clock asynchronous. This section describes the operation in each of the clock synchronous serial I/O and the clock asynchronous Serial I/O (UART).

### (1) Clock synchronous Serial I/O

In the clock synchronous Serial I/O, the 8 shift clocks obtained by the clock control circuit are used as synchronous clocks for transmitting or receiving. The transmit operation of the transmit side and the receive operation of the receive side are simultaneously executed in synchronization with these shift clocks.

- The transmit side transmits data bit by bit from the P15/TxD pin in synchronization with the fall of each shift clock.
- The receive side receives data bit by bit from the P14/RxD pin in synchronization with the rise of each shift clock.

Figure 1.13B.1 shows a clock synchronous Serial I/O block diagram.



Fig. 1.13B.1 Clock synchronous Serial I/O block diagram

### **2** Communication format

The half-duplex data communication or the full-duplex data communication are available for communication.

### **2** Synchronous clock

The following can be selected as a synchronous clock by bit 1 of the Serial I/O control register (SIOCON: address 00E216).

- "0" : Baud rate generator (BRG) output divided by 4
- "1" : External clock input from the SCLK pin

The BRG output is set by the baud rate generator (BRG: address 00E416), which is an 8-bit counter dedicated to the Serial I/O. As an input clock to the BRG, f(XIN)/4 or f(XCIN)/4 (at "0"), f(XIN)/16 or f(XCIN)/16 (at "1") can be selected by bit 0 of the Serial I/O control register.

#### Notes on external clock selection

- When setting the transmit enable bit to "1" or writing data into the Transmit buffer register, perform a write operation while the synchronous clock is at "H."
- The shift operation of the Transmit shift register or the Receive shift register is continued while the synchronous clock is input to the Serial I/O circuit. When the external clock is selected, stop the synchronous clock at the end of 8 cycles. (When the internal clock is selected, the synchronous clock stops automatically at the end of 8 cycles.)
- Set the "H" and "L" widths (TWH, TWL) of the pulse used as the external clock source to TWH, TWL [s] > 8/(system clock [Hz]). For example, when a system clock is 8 MHz, use a clock of 500 kHz or less (duty ratio 50 %).

#### 2 Shift clock

Usually, when a clock synchronous transfer is performed between 2 microcomputers, one microcomputer selects the internal clock and outputs the 8 shift clock pulses generated by a start of transmit operation from the P16/SCLK pin. The other microcomputer selects the external clock and uses the clock input from the P16/SCLK pin as a synchronous clock.

#### **2** Data transfer rate (baud rate)

In the clock synchronous Serial I/O, the expression for calculating a data transfer rate (baud rate), which is the frequency of the synchronous clock is shown below.

| Poud rate [h      | f(XIN)                                                                                         |
|-------------------|------------------------------------------------------------------------------------------------|
| Dauu Tale [L      | $pps] = \frac{1}{\text{Division ratio}^{*1} \times (BRG \text{ set value}^{*2} + 1) \times 4}$ |
| *1 Division ratio | : Select "4" or "16" by the BRG count source selection bit.                                    |
|                   | ie : 0 – 255 (0016 – FF16)                                                                     |
| •When the exte    | ernal clock is selected                                                                        |
| Baud rate [b      | pps] = Input clock frequency to SCLK pin                                                       |

The BRG is an 8-bit counter dedicated to the Serial I/O, having a reload register, and divides the count source by (n + 1) by setting the value n. As a count source, f(XIN)/4 or f(XCIN)/4 (at "0"), f(XIN)/16 or f(XCIN)/16 (at "1") can be selected by bit 0 of the Serial I/O control register.

### 2 SRDY signal

The clock synchronous Serial I/O can inform the outside that a serial transfer has become ready, by outputting the  $\overline{SRDY}$  signal.

### 2 Transmit operation of the clock synchronous Serial I/O

The transmit operation of the clock synchronous Serial I/O is described below.

### • Start of transmit operation

Transmit data is transmitted by writing it into the Transmit buffer register (TB: address 00E016)<sup>\*2</sup> in the transmit enable state.<sup>\*1</sup> When the internal clock is selected as a synchronous clock, 8 shift clocks are generated at the time when this set value has been written.

### • Transmit operation

- 1 After transmit data is written into the Transmit buffer register,<sup>\*2</sup> the transmit buffer empty flag (bit 0) of the Serial I/O status register is cleared to "0."
- 2 The transmit data written in the Transmit buffer register is transferred to the Transmit shift register.\*3
- 3 When the data transfer from the Transmit buffer register to the Transmit shift register is completed, the transmit buffer empty flag is set to "1."\*4
- 4 The transmit data transferred to the Transmit shift register is output from the P15/TxD pin in synchronization with the fall of the synchronous clock.
- 5 When a transmit shift operation is started, the transmit shift completion flag (b2) of the Serial I/O status register is cleared to "0."\*5
- 6 Data is output starting with the least significant bit of the Transmit shift register. Each time onebit data is output, the contents of the Transmit shift register are shifted by 1 bit in the direction of the least significant bit.
- 7 At the time when the transmit shift operation has been completed, the Transmit shift register shift completion flag is set to "1."\*3 \*5
- \*1: Status in which the register for transmit operation has been completed. Refer to "[Clock synchronous Serial I/O setting method]" which will be described later.
- \*2: When the external clock is selected, write data into the Transmit buffer register when the synchronous clock is at "H."
- \* 3: A transmit interrupt request occurs immediately after the transfer of 2 when the transmit interrupt source bit (bit 3) of the Serial I/O control register (SIOCON) is "0," or at the time of 7 when the said bit is "1."
- \*4: While the transmit buffer empty flag is "1," the next transmit data can be written into the Transmit buffer register.
- \* 5: When the internal clock is used as a synchronous clock, the shift clock supply to the Transmit shift register is automatically stopped after 8-bit data is transmitted. However, if the next transmit data is written to the Transmit buffer register while the Transmit shift register shift completion flag is "0," the shift clock supply is continued and serial data is continuously output from the TxD pin.

#### • When using the SRDY output

At the time when data has been written into the Transmit buffer register, the  $\overline{S_{RDY}}$  pin changes from "H" to "L," informing the outside of a receive ready state. The  $\overline{S_{RDY}}$  pin is restored to "H" at the first fall of the synchronous clock.

### • Transmit interrupt operation (valid when the Serial I/O is selected)

Regarding a transmit interrupt, interrupt request generating timing can be selected by bit 3 of the Serial I/O control register (SIOCON).

- 0: When the Transmit buffer register becomes empty after the data written in the Transmit buffer register is transferred to the Transmit shift register, an interrupt request is generated.
- 1: When the shift operation of the Transmit shift register is completed, an interrupt request is generated.

Figure 1.13B.2 shows a transmit operation of clock synchronous Serial I/O and Figure 1.13B.3 shows a transmit timing chart of clock synchronous Serial I/O.

|                                        | 00                                                       |
|----------------------------------------|----------------------------------------------------------|
| 1                                      | 5                                                        |
| Data bus                               | Serial I/O status register<br>(Address 00E116)           |
| Address 00E016                         |                                                          |
| Transmit buffer register b0            | 02                                                       |
| (Address 00E116)                       | Synchronous clock                                        |
|                                        | b0                                                       |
| 2 Transmit buffer register             | □ D7D6D5D4D3D2 D1 → O<br>Transmit shift register P15/TxD |
| Transmit data transfer                 | Transmit shift register P15/TxD                          |
| Transmit shift register                |                                                          |
|                                        | 7 Synchronous clock                                      |
| 3 Serial I/O status register           | Transmit shift register P15/TxD                          |
| (Address 00E116)                       | I ransmit snift register P15/TxD                         |
| * When "0" is selected by the bit 3 b0 |                                                          |
| of the Serial I/O control register     | Serial I/O status register 0<br>(Address 00E116)         |
| (Address 00FC16)                       |                                                          |
| b6                                     | b2<br><b>*</b> When "1" is selected by the bit 3         |
| 4 Synchronous clock                    | of the Serial I/O control register                       |
| ↓ b0 □7D6D5D4D3D2D1 00 00              | Interrupt request register 1                             |
| Transmit shift register P15/TxD        | (Address 00FC16)                                         |
|                                        | b6                                                       |
|                                        |                                                          |
|                                        |                                                          |

Fig. 1.13B.2 Transmit operation of clock synchronous Serial I/O

1.13 Serial I/O



Fig. 1.13B.3 Transmit timing chart of clock synchronous Serial I/O

### [Clock synchronous Serial I/O transmit setting method]

- 1 Clear the Serial I/O transmit interrupt enable bit (bit 6 of Interrupt control register 1) to "0."
- $2\,\mbox{When}$  selecting the internal clock, set the BRG value.
- $\exists$  Set the Serial I/O control register according to Table 1.13B.1.
- 4 When using a Serial I/O transmit interrupt
  - [1] Clear the Serial I/O transmit interrupt request bit (bit 6 of Interrupt request register 1) to "0." Note: When the ordinary port is switched over to the Serial I/O port, the Serial I/O transmit interrupt request bit may be set to "1." Clear the Serial I/O transmit interrupt request bit to "0" after one instruction or more after switching the ordinary port over to the Serial I/ O port.

[2] Set the Serial I/O transmit interrupt enable bit to "1."

- 5 Write transmit data into the Transmit buffer register (TB: address 00E016).
- **Note:** When the external clock is selected, perform a write operation while the synchronous clock is at "H."

| -                                    | _                                              |                                                         |               |  |
|--------------------------------------|------------------------------------------------|---------------------------------------------------------|---------------|--|
| Register to be used                  |                                                | Serial I/O control register<br>(SIOCON: Address 00E216) |               |  |
| Item                                 |                                                | Bit                                                     | Setting value |  |
| BRG count source selection           | f(XIN)/4 or f(XCIN)/4                          | b0                                                      | 0             |  |
| BRG count source selection           | f(XIN)/16 or f(XCIN)/16                        | 00                                                      | 1             |  |
| Synchronous clock coloction          | BRG output divided by 4                        | b1                                                      | 0             |  |
| Synchronous clock selection          | External clock input                           | ы                                                       | 1             |  |
|                                      | Ordinary port                                  | b2                                                      | 0             |  |
| SRDY signal output selection         | SRDY signal output                             | 02                                                      | 1             |  |
|                                      | Transmit buffer empty                          | b3                                                      | 0             |  |
| Transmit interrupt request selection | When the transmit shift operation is completed | 03                                                      | 1             |  |
| Transmit enable selection            | Transmit enable                                | b4                                                      | 1(Note)       |  |
| Dessive enable selection             | Disable (half-duplex data communication)       | h <i>E</i>                                              | 0             |  |
| Receive enable selection             | Enable (full-duplex data communication)        | b5                                                      | 1             |  |
| Clock synchronous selection          | Clock synchronous                              | b6                                                      | 1             |  |
| Serial I/O enable selection          | P14 to P17 function as serial I/O pins         | b7                                                      | 1             |  |

#### Table 1.13B.1 Clock synchronous Serial I/O transmit setting

Note: When the external clock is selected, write "1" in bit 4 (transmit enable bit) while the synchronous clock is at "H."

#### **2** Receive operation of clock synchronous Serial I/O

The receive operation of the clock synchronous Serial I/O is described below.

#### • Start of receive operation

Receive operation begins by writing data into the Transmit buffer register (TB: address 00E016)<sup>\*2</sup> in the receive enable state.<sup>\*1</sup>

- Transmit data in the full-duplex data communication
- Arbitrary dummy data in the half-duplex data communication

#### Receive operation

- 1 Receive data is input bit by bit from the P14/RxD pin to the Receive shift register in synchronization with the rise of the synchronous clock.
- 2 Receive data is input starting with the most significant bit of the Receive shift register. Each time one bit is input, the contents of the Receive shift register are shifted by 1 in the direction of the least significant bit.
- 3 After one-byte data is completely input to the Receive shift register, the contents of the Receive shift register are transferred to the receive buffer register (RB).\*3
- 4 When receive data has been transferred to the receive buffer register, the receive buffer full flag (b1) of the Serial I/O status register (SIOSTS) is set to "1,"\*4 so that a receive interrupt request is generated.
- \*1: Status in which the register for receive operation has been completed. Refer to "[Clock synchronous Serial I/O receive setting method]" which will be described later.
- \*2: When the external clock is selected, write data into the Transmit buffer register when the synchronous clock is at "H."
- \*3: If receive data is further input to the Receive shift register when data remains (when the receive buffer full flag is "1") without reading out the contents of the Receive buffer register, the overrun error flag of the Serial I/O status register is set to "1." At this time, the data of the Receive shift register is not transferred to the Receive buffer register and the original data of the Receive buffer register is held.
- \*4: The receive buffer full flag is cleared to "0" by reading out the Receive buffer register.

#### • When using the SRDY output

At the time when data has been written into the Transmit buffer register, the level of the  $\overline{S_{RDY}}$  signal changes from "H" to "L" by which a receive ready state can be known externally. The  $\overline{S_{RDY}}$  signal goes to "H" at the first fall of the synchronous clock of the synchronous clock.

#### • Receive interrupt operation (Serial I/O select only)

When receive data is transferred from the receive shift register to the Receive buffer register after one-byte data is all input to the Receive shift register, an interrupt request is generated.

Figure 1.13B.4 shows a receive operation of the clock synchronous Serial I/O and Figure 1.13B.5 shows a receive timing chart of the clock synchronous Serial I/O.

1.13 Serial I/O



Fig. 1.13B.4 Receive operation of clock synchronous serial I/O

| Synchronous clock                                                                                                     |  |
|-----------------------------------------------------------------------------------------------------------------------|--|
| RxD pin<br>Writing data to transmit shift register<br>SRDY pin                                                        |  |
| Receive buffer register<br>read signal                                                                                |  |
| Receive buffer full flag                                                                                              |  |
| Receive enable bit                                                                                                    |  |
| Receive interrupt request bit                                                                                         |  |
| A : • Clearing by writing "0" to the receive interrupt request bit.<br>• Clearing by accepting the receive interrupt. |  |

Fig. 1.13B.5 Receive timing chart of clock synchronous serial I/O

1.13 Serial I/O

#### [Clock synchronous Serial I/O receive setting method]

- 1 Clear the Serial I/O receive interrupt enable bit (bit 5 of interrupt control register 1) to "0."
- $2 \ {\rm When} \ {\rm selecting} \ {\rm the} \ {\rm internal} \ {\rm clock}, \ {\rm set} \ {\rm the} \ {\rm BRG} \ {\rm value}.$
- 3 Set the Serial I/O control register according to Table 1.13B.2.
- 4 When using a Serial I/O receive interrupt

[1] Clear the Serial I/O receive interrupt request bit (bit 5 of interrupt request register 1) to "0." Note: When the ordinary port is switched over to the Serial I/O port, the Serial I/O receive interrupt request bit may be set. Clear the Serial I/O receive interrupt request bit to "0" after one instruction or more after switching the ordinary port over to the Serial I/O port.

[2] Set the Serial I/O receive interrupt enable bit to "1."

5 Set the following data into the Transmit buffer register (TB).

• Transmit data in the full-duplex data communication

• Arbitrary dummy data in the half-duplex data communication

Note: When the external clock is selected, perform a write operation while the synchronous clock is at "H."

| Table 1.13B.2 Clock | synchronous Seria | I I/O receive setting |
|---------------------|-------------------|-----------------------|
|---------------------|-------------------|-----------------------|

| Register to be used                                                                                              |                                                  | Serial I/O control register<br>(SIOCON: Address 00E216) |                |  |
|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------|----------------|--|
| Item                                                                                                             |                                                  | Bit                                                     | Setting value  |  |
| BRG count source selection                                                                                       | f(XIN)/4 or f(XCIN)/4<br>f(XIN)/16 or f(XCIN)/16 | b0                                                      | 0              |  |
| Synchronous clock selection                                                                                      | BRG output divided by 4<br>External clock input  | b1                                                      | 0              |  |
| SRDY signal output selection                                                                                     | Ordinary port<br>SRDY signal output (Note 1)     | b2                                                      | 0              |  |
| Transmit enable selection<br>Disable (half-duplex data communication)<br>Enable (full-duplex data communication) |                                                  | b4                                                      | 0<br>1(Note 2) |  |
| Receive enable selection                                                                                         | Receive enable                                   | b5                                                      | 1              |  |
| Clock synchronous selection                                                                                      | Clock synchronous                                | b6                                                      | 1              |  |
| Serial I/O enable selection                                                                                      | P14 to P17 function as Serial I/O pins           | b7                                                      | 1              |  |

**Notes 1:** When the receive side performs an SRDY output by using an external clock, set the receive enable bit, the SRDY output enable bit, and the transmit enable bit to "1" (transmit enable).

2: When the external clock is selected, write "1" in bit 4 (transmit enable bit) while the synchronous clock is at "H."

## 1.13 Serial I/O

### (2) Clock asynchronous Serial I/O

In case of the clock asynchronous Serial I/O (UART), the transmit operation of the transmit side and the receive operation of the receive side are simultaneously executed by unifying the baud rate and the transfer data format between both transmit side and receive side.

Figure 1.13B.6 shows a UART block diagram.



Fig. 1.13B.6 UART block diagram

1.13 Serial I/O

#### 2 Synchronous clock

The following can be selected as a synchronous clock by bit 1 of the Serial I/O control register (SIOCON: address 00E216).

- "0" : Baud rate generator (BRG) output divided by 16
- "1" : External clock input from the SCLK pin divided by 16

The BRG output is set by the baud rate generator (BRG: address 00E416), which is an 8-bit counter dedicated to the Serial I/O. As an input clock to the BRG, f(XIN)/4 or f(XCIN)/4 (at "0"), f(XIN)/16 or f(XCIN)/16 (at "1") can be selected by bit 0 of the Serial I/O control register.

#### Precaution on internal clock selection

In the UART, when the internal clock is selected as a synchronous clock, the P16/SCLK pin can be used as port P16.

#### Notes on external clock selection

• Set the "H" and "L" widths (TWH, TWL) of the pulse used as the external clock source to TWH, TWL [s] > 2/(f(XIN) [Hz]). For example, when f(XIN) = 8 MHz, use a clock of 2 MHz or less (duty ratio 50 %).

#### 2 Data transfer speed (Baud rate)

In the UART, the expression for calculating a data transfer speed (baud rate), which is the frequency of the synchronous clock is shown below.

| f(XIN) or $f(XCIN)sion ratio*1 × (BRG set value*2 + 1) × 16$         |
|----------------------------------------------------------------------|
| 4" or "16" by the BRG count source selection bit.<br>5 (0016 – FF16) |
| is selected                                                          |
| t clock oscillation frequency to SCLK pin                            |
|                                                                      |

## 1.13 Serial I/O

The BRG is an 8-bit counter dedicated to the Serial I/O, having a reload register, and divides the count source by (n + 1) by setting the value n. As a count source, f(XIN)/4 or f(XCIN)/4 (at "0"), f(XIN)/16 or f(XCIN)/16 (at "1") can be selected by bit 0 of the Serial I/O control register.

Table 1.13B.3 shows a baud rate reference value.

| Roud rate [hpo] | At f(XIN) = 7.9872 MHz |               | At f(XIN) = 7.9872 MHz |               | At f(XIN) = | 3.9936 MHz |
|-----------------|------------------------|---------------|------------------------|---------------|-------------|------------|
| Baud rate [bps] | Count source           | BRG set value | Count source           | BRG set value |             |            |
| 300             | f(XIN)/16              | 103(6716)     | f(XIN)/16              | 51(3316)      |             |            |
| 600             | f(XIN)/16              | 51(3316)      | f(XIN)/16              | 25(1916)      |             |            |
| 1200            | f(XIN)/16              | 25(1916)      | f(XIN)/16              | 12(0C16)      |             |            |
| 2400            | f(XIN)/16              | 12(0C16)      | f(XIN)/4               | 25(1916)      |             |            |
| 4800            | f(XIN)/4               | 25(1916)      | f(XIN)/4 12(0C16)      |               |             |            |
| 9600            | f(XIN)/4               | 12(0C16)      | 6                      |               |             |            |
| 15600           | f(XIN)/4               | 7(0716)       |                        |               |             |            |
| 31200           | f(XIN)/4               | 3(0316)       |                        |               |             |            |
| 41600           | f(XIN)/4               | 2(0216)       |                        |               |             |            |

01-2-

| Table | 1 13B 3 | Baud | rate | reference  | value |
|-------|---------|------|------|------------|-------|
| Iable | 1.130.3 | Dauu | Iate | ICICICIICC | value |

1.13 Serial I/O

### **2** Transmit/receive data format

A transmit/receive data format can be selected by the bits of the UART control register (UARTCON).

- Start bit (ST) : 1-bit
- Data bit (DATA) : 7-bit or 8-bit
- Parity bit (PA) : Non or 1-bit
- Stop bit (SP) : 1-bit or 2-bit

Figure 1.13B.7 shows a transmit/receive data format, Table 1.13B.4 shows a function of each bit of transmit data, and Figure 1.13B.8 shows all data formats.



### Fig. 1.13B.7 UART data format

#### Table 1.13B.4 Each bit function of UART transmit data

| Name          | Function                                                                                 |  |  |  |  |
|---------------|------------------------------------------------------------------------------------------|--|--|--|--|
| Start bit ST  | The "L" signal for 1 bit is added by the bit indicating a start of data transmission     |  |  |  |  |
|               | immediately before the transmit data.                                                    |  |  |  |  |
| Data bit DATA | This bit indicates the transmit data written in the UART transmit buffer register.       |  |  |  |  |
|               | The "0" data is an "L" signal and the "1" data is an "H" signal.                         |  |  |  |  |
| Parity bit PA | This bit is added immediately after the data bit for improvement of data reliability.    |  |  |  |  |
|               | The contents of this bit change according to the contents of the parity selection bit    |  |  |  |  |
|               | so that the number of "1"s in the transmit data including the parity bit may always be   |  |  |  |  |
|               | even or odd.                                                                             |  |  |  |  |
| Stop bit SP   | This bit indicates that data has been transmitted, and is added immediately after the    |  |  |  |  |
|               | data bit (immediately after the parity bit when the parity is valid). The "H" signal for |  |  |  |  |
|               | 1 bit or 2 bits is output.                                                               |  |  |  |  |

1.13 Serial I/O



Fig. 1.13B.8 Transmit/receive format of UART

### **2** Transmit operation of UART

The Transmit operation of the UART is described below.

#### • Start of Transmit operation

Transmit data is transmitted by writing it into the Transmit buffer register (TB: address 00E016) in the Transmit enable state.\*<sup>1</sup>

#### Transmit operation

- 1 After transmit data is written into the Transmit buffer register, the transmit buffer empty flag (bit 0) of the Serial I/O status register is cleared to "0."
- 2 The transmit data written in the Transmit buffer register is transferred to the Transmit shift register. When the data transfer from the Transmit buffer register to the Transmit shift register is completed, the transmit buffer empty flag is set to "1."\*<sup>2</sup> When the transmit interrupt source bit (bit 3) of the Serial I/O control register (SIOCON) is "0,"
- the interrupt request bit is set to "1," then a transmit interrupt request occurs.
  The transmit data transferred to the transmit shift register is output from the P15/TxD pin in synchronization with the fall of the synchronous clock starting with the start bit. The start bit, the parity bit and the stop bit are automatically generated and output according to the contents of setting of the UART control register.
- 4 When a transmit shift operation is started, the transmit shift completion flag (b2) of the Serial I/O status register is cleared to "0."
- 5 Data is output starting with the least significant bit of the Transmit shift register. Each time onebit data is output, the contents of the Transmit shift register are shifted by 1 bit in the direction of the least significant bit.
- After one-half a cycle of the synchronous clock\*3 after a start of stop bit transmission, the transmit shift completion flag is set to "1."
   When the bit 3 of the Serial I/O control register is "1" (transmit shift operation is completed), at the time the interrupt request bit is set to "1" and the Transmit interrupt request occurs.
- \*1: Status in which the register for transmit operation has been completed. Refer to the "[UART transmit setting method]" which will be described later.
- \*2: While the transmit buffer empty flag is "1," the next transmit data can be written into the Transmit buffer register.
- \*3: In case of two stop bits, the stop bit output period is that of the 2nd bit.

# 1.13 Serial I/O

• Transmit interrupt operation (valid when the Serial I/O is selected)

Regarding a transmit interrupt, interrupt request generating timing can be selected by bit 3 of the Serial I/O control register (SIOCON).

- 0: When the Transmit buffer register becomes empty after the data written in the Transmit buffer register is transferred to the Transmit shift register, an interrupt request is generated.
- 1: When the shift operation of the Transmit shift register is completed, an interrupt request is generated.
- \* In case of the UART, an interrupt operation is performed in the same way as when the synchronous clock is selected.

Figure 1.13B.9 shows a transmit operation of UART and Figure 1.13B.10 shows a transmit timing of UART.



1.13 Serial I/O



Fig. 1.13B.10 Transmit timing chart of UART

### [UART transmit setting method]

- 1 Clear the Serial I/O transmit interrupt enable bit (bit 6 of Interrupt control register 1) to "0."
- 2 When selecting the internal clock, set the BRG value.
- 3 Set the Serial I/O control register according to Table 1.13B.5.
- 4 Set the data format according to Table 1.13B.6.
- 5 When using a Serial I/O transmit interrupt
  - [1] Clear the Serial I/O transmit interrupt request bit (bit 6 of Interrupt request register 1) to "0."
     Note: When the ordinary port is switched over to the Serial I/O port, the Serial I/O transmit interrupt request may be set to "1." Clear the Serial I/O transmit interrupt request bit to "0" after one instruction or more after switching the ordinary port over to the Serial I/O port.
  - [2] Set the Serial I/O transmit interrupt enable bit to "1."
- 6 Write transmit data into the Transmit buffer register.

| Register to be used                                                         |                                                |                          | Serial I/O control register |  |
|-----------------------------------------------------------------------------|------------------------------------------------|--------------------------|-----------------------------|--|
| Item                                                                        |                                                | (SIOCON: Address 00E216) |                             |  |
| liem                                                                        | bit                                            | setting value            |                             |  |
| RPC count course colection                                                  | f (XIN)/4 or f(XCIN)/4                         | b0                       | 0                           |  |
| BRG count source selection                                                  | f (XIN)/16 or f(XCIN)/16                       | 00                       | 1                           |  |
| Curch reported all all all atting                                           | BRG output divided by 16                       | b1                       | 0                           |  |
| Synchronous clock selection                                                 | External clock input divided by 16             |                          | 1                           |  |
| SRDY signal output selection                                                |                                                | b2                       | (Note 1)                    |  |
| Tronomit interrupt request coloction                                        | Transmit buffer empty                          | b3                       | 0                           |  |
| Transmit interrupt request selection                                        | When the transmit shift operation is completed | 03                       | 1                           |  |
| Transmit enable selection                                                   | Transmit enable                                | b4                       | 1                           |  |
| Dessive enable colocition                                                   | Disable (Half-duplex data communication)       | b5                       | 0                           |  |
| Receive enable selection                                                    | Enable (Full-duplex data communication)        | cu                       | 1                           |  |
| Clock asynchronous selection                                                | Clock asynchronization                         | b6                       | 0                           |  |
| Serial I/O enable selection P14 to P17 function as Serial I/O pins (Note 2) |                                                | b7                       | 1                           |  |

#### Table 1.13B.5 UART transmit setting

Notes 1: When the UART is selected, this bit does not function.

2: When the internal clock is selected, the P16/SCLK pin can be used as port P16.

#### Table 1.13B.6 Set value of UART control register

| Serial I/O data transfer format | UART control register (UARTCON: Address 00E316) |           |    |    |  |
|---------------------------------|-------------------------------------------------|-----------|----|----|--|
| Senar i/O data transfer format  | b3                                              | b2        | b1 | b0 |  |
| 1ST-8DATA-1SP                   | 0                                               |           | 0  | 0  |  |
| 1ST-7DATA-1SP                   | 0                                               |           | 0  | 1  |  |
| 1ST-8DATA-1PA-1SP               | 0                                               | Selection | 1  | 0  |  |
| 1ST-7DATA-1PA-1SP               | 0                                               | (Note)    | 1  | 1  |  |
| 1ST-8DATA-2SP                   | 1                                               |           | 0  | 0  |  |
| 1ST-7DATA-2SP                   | 1                                               |           | 0  | 1  |  |
| 1ST-8DATA-1PA-2SP               | 1                                               | Selection | 1  | 0  |  |
| 1ST-7DATA-1PA-2SP               | 1                                               | (Note)    | 1  | 1  |  |

Note: 0: Even parity

1: Odd parity

### 2 Receive operation of UART

The receive operation of UART is described below.

#### • Start of receive operation

Set the receive enable bit (bit 5) of the Serial I/O control register (SIOCON) to the enable state ("1") in the receive enable state. $*^1$  With this operation, the start bit is detected and serial data is received.

### • Receive operation

- 1 After a fall of the P14/RxD pin is detected, the level of the P14/RxD pin is checked after onehalf a cycle of the synchronous clock. If its level is "L," the bit is judged as a start bit. When its level is "H," it is judged that noise is generated, so that the the receive operation is stopped and the UART waits for the start bit.
- 2 Receive data is input bit by bit from the P14/RxD pin to the Receive shift register in synchronization with the rise of the synchronous clock.
- 3 Data, immediately after the start bit, is input starting with the most significant bit of the Receive shift register. Each time one bit is received, the contents of the Receive shift register are shifted by 1 bit in the direction of the least significant bit.
- 4 When the specified number of bits are all input in the Receive shift register, the contents of the Receive shift register are transferred to the Receive buffer register (RB).\*<sup>2,\*3</sup>
- 5 After 1/2 cycle of the shift clock after a start of stop bit reception, the receive buffer full flag (bit 1) of the Serial I/O status register (SIOSTS) is set to "1"\*<sup>4</sup> and a receive interrupt request is generated.
- 6 Error flag detection is started concurrently with the occurrence of the receive interrupt request.
- \*1: Status in which the register for receive operation has been completed. Refer to the "[UART receive setting method]" which will be described later.
- \*2: When the data bit length is 7 bits, the contents of the Receive buffer register consist of receive data of bits 0 to 6 and "0" of bit 7 (MSB).
- \*3: If receive data is further input to the Receive shift register when data remains (when the receive buffer full flag is "1") without reading out the contents of the Receive buffer register, the overrun error flag of the Serial I/O status register is set to "1." At this time, the data of the Receive shift register is not transferred to the Receive buffer register and the original data of the Receive buffer register is held.
- \*4: The receive buffer full flag is cleared to "0" by reading out the Receive buffer register.

# 1.13 Serial I/O

• Receive interrupt operation (valid when the Serial I/O is selected)

When receive data is transferred from the Receive shift register to the Receive buffer register after one-byte data is all input to the Receive shift register, an interrupt request is generated.

\* In case of the UART, an interrupt operation is performed in the same way as when the synchronous clock is selected.

Figure 1.13B.11 shows a receive operation of UART and Figure 1.13B.12 shows a receive timing of UART.



1.13 Serial I/O



### [UART receive setting method]

- 1 Clear the Serial I/O receive interrupt enable bit (bit 5 of Interrupt control register 1) to "0."
- 2 When selecting the internal clock, set the BRG value.
- 3 Set the Serial I/O control register according to Table 1.13B.7.
- 4 Set the data format according to Table 1.13B.6.
- 5 When using a Serial I/O receive interrupt
  - [1] Clear the Serial I/O receive interrupt request bit (bit 5 of Interrupt request register 1) to "0." Note: When the ordinary port is switched over to the Serial I/O port, the Serial I/O receive interrupt request may be set to "1." Clear the Serial I/O receive interrupt request bit to "0" after one instruction or more after switching the ordinary port over to the Serial I/O port.
  - [2] Set the Serial I/O receive interrupt enable bit to "1."
- 6 In the full-duplex data communication, set transmit data in the Transmit buffer register (TB).

| Pogister to be used                  |                                                                      | Serial I/O control register |               |
|--------------------------------------|----------------------------------------------------------------------|-----------------------------|---------------|
| Register to be used                  |                                                                      | (SIOCON: Address 00E216)    |               |
| Item                                 |                                                                      | bit                         | setting value |
| RPC count course colection           | f (XIN)/4 or f(XCIN)/4                                               | b0                          | 0             |
| BRG count source selection           | f (XIN)/16 or f(XCIN)/16                                             | 00                          | 1             |
| Synchronous clock selection          | BRG output divided by 16                                             | h1                          | 0             |
|                                      | External clock input divided by 16                                   | b1                          | 1             |
| SRDY signal output selection         |                                                                      | b2                          | (Note 1)      |
| Transmit interrupt request selection | Transmit buffer empty                                                | b3                          | 0             |
|                                      | When the transmit shift operation is completed                       | 03                          | 1             |
| Transmit anoble coloction            | Disable (Half-duplex data communication)                             | b4                          | 0             |
| Transmit enable selection            | Enable (Full-duplex data communication)                              | 04                          | 1             |
| Receive enable selection             | Receive enable                                                       | b5                          | 1             |
| Clock asynchronous selection         | Clock asynchronous                                                   | b6                          | 0             |
| Serial I/O enable selection          | I/O enable selection P14 to P17 function as serial I/O pins (Note 2) |                             | 1             |

#### Table 1.13B.7 UART receive setting

Notes 1: When the UART is selected, this bit does not function.

**2:** When the internal clock is selected, the P16/SCLK pin can be used as port P16.

#### 1.13B.2 Pins

The 7477/7478 group uses 4 pins for data transmit, data receive, shift clock transmit/receive and serial I/O transfer ready signal output. All these pins are used in common with P1. A function selection is made by the serial I/O enable bit (bit 7) and the  $\overline{SRDY}$  output enable bit (bit 2) of the Serial I/O control register. The function of each pin is explained below.

#### (1) Data transmit pin[TxD]

Transmit data is output bit by bit. This pin is used in common with P15. When the transfer enable bit and the serial I/O enable bit of the Serial I/O control register is set to "1," this pin becomes a serial I/O data output pin.

#### (2) Data receive pin [RxD]

Data is input bit by bit. This pin is used in common with P14. When the receive enable bit and the serial I/O enable bit of serial I/O control register are set to "1," this pin becomes a serial I/O data input pin.

### (3) Shift clock transmit/receive pin [SCLK]

#### 2 Clock synchronous

This pin inputs (receives from the outside) or outputs (supplies to the outside) the synchronous clock for data transmit/receive.

When the serial I/O synchronous clock selection bit (bit 1) of the Serial I/O control register is cleared to "0" (use of internal clock), the synchronous clock is output.

When the same bit is set to "1" (use of internal clock), the synchronous clock is input from the outside.

#### 2 Clock asynchronous (UART)

When the serial I/O synchronous clock selection bit (bit 1) of the Serial I/O control register is set to "1" (use of external clock), the synchronous clock is supplied from the outside.

When the same bit is cleared to "0" (use of internal clock), this pin does not function.

Note: When the internal clock is selected, SCLK pin can be used as port P16.

#### (4) Serial transfer enable signal output pin [SRDY]

This pin informs the outside of a receive enable state in the clock synchronous serial I/O. In case of the UART, this pin does not function.

- SRDY signal output enable bit (bit 2) of Serial I/O control register is set to "1."
- Transmit enable bit (bit 4) of Serial I/O control register is set to "1."

When the above 2 conditions are satisfied, the level of the pin changes from "H" to "L" at the timing at which data was written into the Transmit buffer register, informing the outside of a serial I/O transfer enable state.

## 1.13 Serial I/O

### 1.13B.3 Notes on use

### (1) Notes on external clock selection

In the 7477/7478 group, either the internal clock or external clock can be selected as the synchronous clock. When the external clock is selected as the synchronous clock, take the following points into consideration.

### 2 Clock synchronous serial I/O

- 1 During data transmission, when setting the transmit enable bit to "1" or writing data into the Transmit buffer register, perform a write operation while the synchronous clock is at "H."
- 2 The transmission or the shift operation of the Receive shift register is continued while the synchronous clock is input to the serial I/O circuit. When the external clock is selected, stop the synchronous clock at the end of 8 cycles. When the internal clock is selected, the synchronous clock stops automatically at the end of 8 cycles.
- 3 When the external clock is selected, set the "H" and "L" widths (TWH, TWL) of the pulse used as the external clock source to TWH, TWL [s] ≥ 8/(f(XIN) [Hz]). For example, when f(XIN) is 8 MHz, use a clock of 500 kHz or less (duty ratio 50 %).

#### 2 UART

Set the "H" and "L" widths (TWH, TWL) of the pulse used as the external clock source to TWH, TWL [s]  $\geq 2/(f(XIN)$  [Hz]). For example, when f(XIN) is 8 MHz, use a clock of 2 MHz or less (duty ratio 50 %).

### (2) When the $\overline{SRDY}$ output is performed in the clock synchronous serial I/O

When the receive side using the external clock performs an  $\overline{SRDY}$  output, set the receive enable bit, the  $\overline{SRDY}$  output enable and the transmit enable bit to "1" (transmit enable).

## (3) When a serial I/O transmit interrupt or a serial I/O receive interrupt is caused

#### 2 When using a serial I/O transmit interrupt

- 1 Clear the serial I/O transmit interrupt request bit (bit 6 of IR1) to "0" after one instruction or more after setting a value in the Serial I/O control register.
- 2 After setting in 1, set the serial I/O transmit interrupt enable bit (bit 6 of IE1) to "1."

#### 2 When using a serial I/O receive interrupt

- 1 Clear the serial I/O receive interrupt request bit (bit 5 of IR1) to "0" after one instruction or more after setting a value in the Serial I/O control register.
- 2 After setting in 1, set the serial I/O receive interrupt enable bit (bit 5 of IE1) to "1."

## (4) Transmit interrupt request in the transmit enable state

After the transmit enable bit is set to "1," the transmit buffer empty flag and the transmit shift completion flag are set to "1." Accordingly, even if a transmit buffer empty state is selected or a termination of shift operation of the Transmit shift register is selected as a transmit interrupt source, an interrupt request is generated and the transmit interrupt request bit is set to "1."

For this reason, when using a transmit interrupt, set the transmit enable bit to "1," clear the transmit interrupt request bit to "0," and then set the transmit interrupt enable bit to "1" (enable state).

1.13 Serial I/O

#### (5) Disabling transmission after transmission of 1-byte data

In the 7477/7478 group, it is possible to make reference to the transmit shift register completion flag (TSC flag) to know that data has been transmitted.

The TSC flag is "0" during data transmission, and becomes "1" after data has been transmitted. Accordingly, if data transmission is disabled at the time of confirmation of a change of the TSC flag from "0" to "1," data transmission can be terminated after 1-byte data is transmitted. However, the TSC flag is also set to "1" when the serial I/O is enabled and does not become "0" until a synchronous clock is generated and transmitted. For this reason, if data transmission is disabled by making reference to the TSC flag at this time, data is not transmitted. Make reference to the TSC flag after a start of data transmission.

The change of the TSC flag from "1" to "0" has a delay of 0.5 to 1.5 cycles of the synchronous clock.

#### (6) Re-setting the Serial I/O control register (SIOCON)

Re-set the Serial I/O control register after setting both transmit enable bit and receive enable bit to "0" to re-set the transmit circuit and the receive circuit.

- 1 Clear both transmit enable bit (TE) and receive enable bit (RE) to "0."
- 2 Set the bit 0 to bit 3 and bit 6 of the Serial I/O control register.
- 3 Set both transmit enable bit (TE) and receive enable bit (RE) to "1." (It is possible to set 2 and 3 simultaneously with the LDM instruction.)

#### (7) Stopping data transmit/receive

- 2 In the following cases, clear the transmit enable bit to "0" (transmit disable).
  - To stop the transmit operation when data is transmitted in the clock synchronous serial I/O
  - To stop the transmit operation when UART data is transmitted
  - To stop only the transmit operation when UART data is transferred
- 2 In the following cases, clear receive enable bit (receive disable) or serial I/O enable bit to "0" (serial I/O disable).
  - To stop the receive operation when data is received in the clock synchronous serial I/O
- 2 In the following cases, clear the receive enable bit to "0."
  - To stop the receive operation when UART data is received.
  - To stop only the receive operation when UART data is transferred.
- **2** In the following cases, clear both transmit enable bit and receive enable bit to "0" (transfer disable) simultaneously.
  - To stop the transmit operation and the receive operation when data is transferred in the clock synchronous serial I/O
  - **Note:** When data is transferred in the clock synchronous serial I/O, it is impossible to stop only the transmit operation or the receive operation.

## 1.13 Serial I/O

#### (8) Processing upon occurrence of errors

2 When a parity error, a framing error or a summing error occurs When a parity error, a framing error or a summing error occurs, the flag corresponding to each error in the Serial I/O status register is set to "1." These flags are not cleared to "0" automatically. Clear them to "0" by software.

The parity error flag, the framing error flag and the summing error flag can be cleared to "0" by one of the following two methods.

- Clear the receive enable bit to "0."
- Write arbitrary dummy data into the Serial I/O status register.
- 2 Processing upon occurrence of overrun error

An overrun error occurs when data has all been input to the Receive shift register while data is stored in the Receive buffer register.

When an overrun error occurs, the data of the Receive shift register is not transferred to the Receive buffer register and the data of the Receive buffer register is held. At this time, even if the data of the Receive buffer register is read out, the data of the Receive shift register is not transferred. Accordingly, the data of the Receive buffer register can be read out but the data of the Receive shift register cannot be read out and becomes invalid.

When an overrun error occurs, clear the overrun error flag of the Serial I/O status register to "0" and then make preparations for receiving data again.

The overrun error flag can be cleared by one of the following methods.

- Clear the serial I/O enable bit to "0."
- Clear the receive enable bit to "0."
- Write arbitrary dummy data into the Serial I/O status register.

#### 1.13B.4 Related registers

#### (1) Transmit/receive buffer register (TB/RB: Address 00E016)

The Transmit/receive buffer register is written serial I/O (used in common with the clock synchronous serial I/O and the UART) transmit data and is read out serial I/O receive data.

- To transmit data, write this transmit data into this register.
- Receive data can be obtained by reading this register.

Figure 1.13B.13 shows a structure of the Transmit/receive buffer register.



Fig. 1.13B.13 Structure of Transmit/receive buffer register

## 1.13 Serial I/O

#### (2) Serial I/O status register (SIOSTS: Address 00E116)

The Serial I/O status register consists of flags for representing the buffer/register state to be used for data transfer, and error flags.

- This register is a read-only type.
- Bit 7 is unused and "1" at a read operation.

Figure 1.13B.14 shows a structure of the Serial I/O status register.



Fig. 1.13B.14 Structure of Serial I/O status register

Each bit of the Serial I/O status register is described below.

### 2 Transmit buffer empty flag (TBE, bit 0)

This flag indicates the state of the Transmit buffer register.

This bit is set to "1" after the data written in the Transmit buffer register is transferred to the Transmit shift register, and cleared to "0" after data is written into the Transmit buffer register. This flag is valid in both clock synchronous serial I/O and UART.

## 2 Receive buffer full flag (RBF, bit 1)

This flag indicates the state of the Receive buffer register.

When 1-byte data has been all input to the Receive shift register and then the receive data has been transferred from the Receive shift register to the Receive buffer register, this flag is automatically set to "1." When the transferred data has been read out from the Receive buffer register, the flag is automatically cleared to "0."

If receive data is further input to the Receive shift register when the receive buffer full flag is "1" (without reading out the contents of the Receive buffer register), the overrun error flag is set to "1."

The receive buffer full flag is valid in both clock synchronous serial I/O and UART.

#### 2 Transmit shift completion flag (TSC, bit 2)

This flag indicates the state of the transmit shift operation.

When transmit data has been transferred to the Transmit shift register and then a shift operation has been started with the synchronous clock (transmission of the 1st bit of the transmit data), this flag is cleared to "0." When the shift operation has been completed (completion of transmission the last bit of the transmit data), the flag is set to "1."

This flag is valid in both clock synchronous serial I/O and UART.

#### 2 Overrun error flag (OE, bit 3)

This flag indicates the receive data read state.

If receive data is further input to the Receive shift register when the receive buffer full flag is "1" (without reading out the contents of the Receive buffer register), the overrun error flag is set to "1."

This flag is cleared to "0" by any operation shown in Table 1.13B.8.

This flag is valid in both clock synchronous Serial I/O and UART.

#### 2 Parity error flag (PE, bit 4)

This flag indicates a hardware check result on the even parity or odd parity in the UART. If there is a difference between the parity of received data and the set parity, the flag is set to "1."

This flag is cleared to "0" by any operation shown in Table 1.13B.8. This flag is valid in the parity enable state in UART.

## 2 Framing error flag (FE, bit 5)

This flag judges a frame synchronization error in UART.

When the stop bit of receive data cannot be received at the set timing, the flag is set to "1." At stop bit detection, only the 1st stop bit is detected but the 2nd stop bit is not checked. This flag is cleared by any operation shown in Table 1.13B.8.

This flag is valid in UART only.

## 2 Summing error flag (SE, bit 6)

This flag judges a serial I/O error. If one of an overrun error, a parity error and a framing error occurs, the flag is set to "1." This flag is cleared by any operation shown in Table 1.13B.8. This flag is valid in both clock synchronous serial I/O and UART.

#### [Error flag clear method]

The error flags (bit 3 to bit 6) in the Serial I/O status register can be cleared to "0" by the error flag clear methods shown in Table 1.13B.8.

#### Table 1.13B.8 Error flag clear method

| Error flag         | Clear the serial I/O inter-<br>rupt enable bit to "0." | Clear the receive enable bit to "0." | Write dummy data into the SIOSTS. |
|--------------------|--------------------------------------------------------|--------------------------------------|-----------------------------------|
| Overrun error flag | 1                                                      | 1                                    | 1                                 |
| Parity error flag  | ×                                                      | 1                                    | ,                                 |
| Framing error flag | ×                                                      | 1                                    | ,                                 |
| Summing error flag | ×                                                      | , (                                  | ,                                 |

1

## (3) Serial I/O control register (SIOCON: Address 00E216)

The Serial I/O control register exerts various types of control over the serial I/O, for example, transfer mode, clocks and pin function selection. All the bits of this register can be read and written by software.

Figure 1.13B.15 shows a structure of the Serial I/O control register.

| b7 b6 b5 b4 b3 | b2 b1 b0 | S | erial I/O control register (S                                                  | IOCON) [Address 00E216]                                                                                                                                                                                                          |          |      |
|----------------|----------|---|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|
|                |          | В | Name                                                                           | Function                                                                                                                                                                                                                         | At reset | RW   |
|                |          | 0 | BRG count source selection bit (CSS)                                           | 0 : f(XIN)/4 or f(XCIN)/4<br>1 : f(XIN)/16 or f(XCIN)/16                                                                                                                                                                         | 0        | 00   |
|                |          | 1 | Serial I/O<br>synchronous clock<br>selection bit (SCS)                         | <ul> <li>In clock synchronous mode</li> <li>0: BRG output divided by 4</li> <li>1: External clock input</li> <li>In UART mode</li> <li>0: BRG output divided by 16</li> <li>1: External clock input<br/>divided by 16</li> </ul> | 0        | 00   |
|                |          | 2 | SRDY output enable<br>bit (SRDY)<br>*In the UART mode,<br>this bit is invalid. | 0 : P17/SRDY pin operates<br>as ordinary I/O pin<br>1 : P17/SRDY pin operates<br>as SRDY output pin                                                                                                                              | 0        | 00   |
|                |          | 3 | Transmit interrupt<br>source selection<br>bit (TIC)                            | <ul> <li>0 : When transmit buffer<br/>has emptied</li> <li>1 : When transmit shift<br/>operation is completed</li> </ul>                                                                                                         | 0        | 00   |
|                |          | 4 | Transmit enable bit (TE)                                                       | 0 : Transmit disabled<br>1 : Transmit enabled                                                                                                                                                                                    | 0        | 00   |
|                |          | 5 | Receive enable bit (RE)                                                        | 0 : Receive disabled<br>1 : Receive enabled                                                                                                                                                                                      | 0        | 00   |
|                |          | 6 | Serial I/O mode<br>selection bit (SIOM)                                        | 0 : Clock asynchronous<br>serial I/O (UART)<br>1 : Clock synchronous                                                                                                                                                             | 0        | 00   |
|                |          | 7 | Serial I/O enable<br>bit (SIOE)                                                | 0 : Serial I/O disabled<br>(pins operates as ordinary<br>I/O pins P14–P17)<br>1 : Serial I/O enabled<br>(pins operates <u>as serial</u><br>I/O pins RxD - SRDY)<br>(Note)                                                        | 0        | 00   |
|                |          |   | the serial I/O enable<br>At this time, Port P                                  | perates as the serial I/O pin<br>bit is "1" (enable state).<br>7 is also used as an ordinar<br>port P1 6 is used as an ordii<br>ock is selected.                                                                                 | ry I∕O p | ort. |

Fig. 1.13B.15 Structure of Serial I/O control register

## 1.13 Serial I/O

Each bit of the Serial I/O control register is described below.

### 2 BRG count source selection bit (CSS, bit 0)

This bit selects a count source to be input to the BRG.

- "0": f(XIN)/4
- "1": f(XIN)/16

#### 2 Serial I/O synchronous clock selection bit (SCS, bit 1)

This bit selects a synchronous clock to be used for the serial I/O.

- In the clock synchronous serial I/O
  - "0": The BRG output divided by 4 becomes a shift clock.
  - "1": The external clock (P16/SCLK pin input) becomes a synchronous clock.
- In the UART
  - "0": The BRG output divided by 16 becomes a shift clock.
  - "1": The external clock (P16/SCLK pin input) divided by 16 becomes a synchronous clock.

#### 2 SRDY output enable bit (SRDY, bit 2)

This bit selects whether the P17/SRDY pin is used as P17 or as serial I/O pin SRDY or SRDY output disable.

- In the clock synchronous serial I/O
  - "0": SRDY pin output disable (used as port P17)
  - "1": SRDY pin output enable (used as serial I/O pin SRDY)
- In the UART

The P17/SRDY pin is used as P17 regardless of the value of this bit.

#### 2 Transmit interrupt request selection bit (TIC, bit 3)

This bit determines a source for generating a transmit interrupt request.

- "0": When the contents of the Transmit buffer register are transferred to the Transmit shift register, a transmit interrupt request is generated.
- "1": When the shift operation of the Transmit shift register terminates, a transmit interrupt request is generated.

### 2 Transmit enable bit (TE, bit 4)

This bit controls a transmit operation.

- When the serial I/O enable bit (bit 7) is "0" (serial I/O disable) The transmit enable bit is invalid.
- When the serial I/O enable bit (bit 7) is "1" (serial I/O disable) The control shown in Table 1.13B.9 is exerted.

#### Table 1.13B.9 Transmit enable bit function

| Transmit enable bit | P15/TxD pin function             | Transmit buffer         | Transmit shift          |  |
|---------------------|----------------------------------|-------------------------|-------------------------|--|
|                     | F 15/1XD pin function            | empty flag*1            | completion flag*2       |  |
| 0                   | Port P15                         | Cleared to "0"          | Cleared to "0"          |  |
| 1                   | Serial I/O data transmit pin TxD | Flag function is valid. | Flag function is valid. |  |

\*1: Bit 0 of Serial I/O status register

\*2: Bit 2 of Serial I/O status register

### 2 Receive enable bit (bit 5)

This bit controls the receive operation.

- When the serial I/O enable bit (bit 7) is "1" (serial I/O enable), the control shown in Table 1.13B.10 is exerted.
- When the serial I/O enable bit (bit 7) is "0" (serial I/O disable), this bit is invalid.

#### Table 1.13B.10 Receive enable bit function

| Receive enable bit | P14/RxD pin function             | Receive buffer full flag*1 | Each error flag <sup>*2</sup> |
|--------------------|----------------------------------|----------------------------|-------------------------------|
| 0                  | Port P14                         | Cleared to "0"             | Cleared to "0"                |
| 1                  | Serial I/O data transmit pin RxD | Flag function is valid.    | Flag function is valid.       |

\*1: Bit 1 of Serial I/O status register

\*2: Bit 3,4,5 and 6 of Serial I/O status register

#### 2 Serial I/O mode selection bit (bit 6)

This bit selects the clock synchronous serial I/O or the UART.

- "0": UART
- "1": Clock synchronous serial I/O

#### 2 Serial I/O enable bit (bit 7)

This bit selects whether each of the P14/RxD, P15/TxD, P16/SCLK and P17/SRDY pins is used as a port or a serial I/O pin.

When using the serial I/O, set this bit to "1."

• "0": The respective pins become P14 to P17.

• "1": The respective pins become serial I/O pins, RxD, TxD, SCLK, SRDY.

**Note:** In the UART, when the internal clock is selected, the P16/SCLK pin can be used as port P16. However, for the P17/SRDY pin, take the following points into consideration.

#### 2 In the clock asynchronous serial I/O

When using the P17/SRDY pin as serial I/O pin SRDY, set the SRDY output enable bit (bit 2) to "1."

#### 2 In the UART

The P17/SRDY pin is used as P17 regardless of the value of the serial I/O enable bit.

## 1.13 Serial I/O

#### (4) UART control register (UARTCON: Address 00E316)

The UART control register controls the UART transfer data format and the P15/TxD pin output type. Figure 1.13B.16 shows a structure of UART control register.



Fig. 1.13B.16 Structure of UART control register

Each bit of the UART control register is described below.

#### 2 Character length selection bit (CHAS, bit 0)

This bit selects a data bit length of the UART transfer data format.

- "0": 8-bit length
- "1": 7-bit length

#### 2 Parity enable bit (PARE, bit 1)

This bit selects whether a parity check is made.

- "0": No parity check (Parity error flag is invalid.)
- "1": Parity check (Parity error flag is valid.)

#### 2 Parity selection bit (PARS, bit 2)

This bit selects a parity type of the UART transfer data format.

- "0": Even
- "1": Odd

#### 2 Stop bit length selection bit (STPS, bit 3)

This bit selects a stop bit length of the UART transfer data format.

- "0": 1-stop bit
- "1": 2-stop bit

## 1.14 A-D converter

In the 7470/7471/7477/7478 group, the following A-D converter is incorporated.

• Analog input pins.....7470/7477 group: 4 channels (in common with Port P2)

7471/7478 group: 8 channels (in common with Port P2)

• Conversion method… Successive approximation comparison

In the 7470/7471 group, when the A-D converter is not used, power dissipation can be suppressed by the VREF switch. (The 7477/7478 group is not provided with this function.)

Figure 1.14.1 shows a block diagram of the A-D converter.



Fig. 1.14.1 A-D converter block diagram

## 1.14 A-D converter

#### 1.14.1 A-D conversion method

The A-D conversion method is of successive approximation comparison.

The reference voltage V<sub>ref</sub> generated internally is compared with the analog input voltage V<sub>IN</sub> which is input from the analog input pin (P2<sub>0</sub>/IN<sub>0</sub>–P2<sub>7</sub>/IN<sub>7</sub>), and its result is stored into each bit of the A-D conversion register (address 00DA<sub>16</sub>) successively to obtain a digital value.

#### [Internal operation]

After A-D conversion is started, the following operations are automatically performed.

- 1 The contents of the A-D conversion register is set to "0016."
- 2 The most significant bit (bit 7) of the A-D conversion register is set to "1."
- 3 The reference voltage V<sub>ref</sub> is input to the comparator. The reference voltage V<sub>ref</sub> is specified by the contents n of the A-D conversion register and the reference voltage V<sub>REF</sub> input from the V<sub>REF</sub> pin.

An expression for the reference voltage Vref is shown below.

Relational expression between Vref and VREF -

```
When n = 0

V_{ref} = 0

When n = 1 to 255

V_{ref} = V_{REF}/256 \times (n - 0.5)

n: The values of A-D conversion register (decimal notation)
```

- 4 The reference voltage V<sub>ref</sub> and the analog input voltage V<sub>IN</sub> are compared with 8 times. Upon completion of each comparison, the comparison result is stored into the A-D conversion register. As the A-D conversion register changes, the reference voltage V<sub>ref</sub> changes.
  - [1] Determination of the most significant bit (bit 7) of the A-D conversion register (in the 1st comparison)

The reference voltage Vref and the analog input voltage VIN are compared. Bit 7 is determined according to its result as follows.

If Vref < VIN , then bit 7 = "1." If Vref > VIN , then bit 7 = "0."

[2] Determination of the bit 0 - 6 of the A-D conversion register (after the 2nd comparison).

First, bit 6 of the A-D conversion register is set to "1." Next, the reference voltage Vref is compared with the analog input voltage VIN. Bit 6 is determined according to its result as follows.

If Vref < VIN , then bit 6 = "1." If Vref > VIN , then bit 6 = "0."

### 1.14 A-D converter

Likewise, bit 5 to bit 0 are determined according to comparison results of the 3rd to 8th comparisons.

A digital value (contents of the A-D conversion register) corresponding to the analog input voltage VIN is determined bit by bit by these operations.

Figure 1.14.2 shows the changes of the contents of the A-D conversion register and the reference voltage during A-D conversion.

- 5 After completion of A-D conversion, bit 3 of the A-D control register is set to "1" and an interrupt request is generated concurrently with the completion of A-D conversion.
  - **Notes 1:** An A-D conversion result can be obtained by reading the A-D conversion register after bit 3 of the A-D control register is set to "1."
    - **2:** The A-D conversion result is held in the A-D conversion register until bit 3 of the A-D control register is set to "1" again after completion of the next A-D conversion.



Fig 1.14.2 Contents of A-D conversion register and reference voltage during A-D conversion

## 1.14 A-D converter

#### 2 Conversion time

- After a start of A-D conversion, this A-D conversion terminates after 50 cycles (12.5  $\mu$ s at f(XIN) = 8 MHz).
- Main clock input oscillation frequency f(XIN)/2 is used as an operating clock for the A-D converter, so the A-D conversion time can be basically obtained by the following expression.

A-D conversion time =  $\frac{2}{f(XIN)}$  × conversion cycle (50: cycles)

**Note:** Because the comparator is configurated by capacity coupling, use the A-D converter in the following condition.

f(XIN) > 1 MHz

Accordingly, use the A-D converter in the condition that bit 7 of the CPU mode register (address 00FB16) is "0" (ordinary mode).

#### [Setting method]

#### In the 7470/7471 group

- 1 Clear the bit of the Port P2 direction register corresponding to the used analog input pin to "0" (input mode).
- 2 Clear the port pull-up control bit corresponding to the used analog input pin to "0" (no pull-up).
- Clear the A-D conversion interrupt request bit of the Interrupt request register 1 to "0." Note: After A-D conversion is started, the A-D conversion interrupt request bit is not cleared to "0" automatically.
- 4 When using an A-D conversion interrupt, set the A-D conversion interrupt enable bit to "1" to provide an interrupt enable state.
- 5 Set the A-D control register as follows.
  - Select an analog input pin by the analog input pin selection bit.
  - Set the VREF connection selection bit to "1" and connect VREF to a ladder resistor.
- 6 Wait for 1.0  $\mu$ s or more as VREF stabilizing time.
- 7 Clear the A-D conversion end bit of the A-D control register to "0." (With this setting, A-D conversion is started.)

#### In the 7477/7478 group

- 1 Clear the A-D conversion interrupt request bit of the Interrupt request register 1 to "0."
- **Note:** After A-D conversion is started, the A-D conversion interrupt request bit is not cleared to "0" automatically.
- 2 When using an A-D conversion interrupt, set the A-D conversion interrupt enable bit to "1" to provide an interrupt enable state.
- $\exists$  Set the A-D control register as follows.
  - Select an analog input pin by the analog input pin selection bit.
  - Clear the A-D conversion end bit to "0." (With this setting, A-D conversion is started.)

Don't read the contents of the A-D conversion register during A-D conversion. For register setting, refer to **"Table 1.14.1 Setting at A-D Conversion."** 

#### Processing after conversion

- 1 A termination of conversion can be verified by any of the following operations.
  - State of A-D conversion end bit.
  - State of A-D conversion interrupt request bit.
  - Branch to A-D conversion interrupt routine.
- 2 Read the A-D conversion register to obtain a conversion result.

Notes 1: Be sure to connect VREF to a ladder resistor during A-D conversion (7470/7471 group).
2: A-D conversion is restarted at the time when the A-D conversion end bit (bit 3) of the A-D control register is cleared to "0" during A-D conversion.

#### Register Bit Value 1 Port P2 direction register(P2D: Address 00C516) b0 Clear the bit corresponding to the used ana-(7470/7471 group) 2 log input pin (one of pins P20/IN0 to P27/ b7 IN7) to "0" (input mode). Note: In the 7470 group, only pins P20/IN0 to P23/IN3 are available. b2 2 Port P1-P4 pull-up control register (7470 group) 0: P20 to P23 are not pulled up. Port P1-P5 pull-up control register (7471 group) Note: When one of pins P20/IN0 to P23/IN3 is used as an analog input pin (Address 00D116) b3 0: P24 to P27 are not pulled up. Note: When one of pins P24/IN4 to P27/IN7 is used as an analog input pin (7471 group) 3 Interrupt request register 1 (IR1: Address 00FC16) b7 0: A-D conversion interrupt disabled 4 Interrupt control register 1 (IE1: Address 00FE16) 1: A-D conversion interrupt enabled b7 b2, b1, b0 • 000: P20/IN0 5 A-D conversion control register (ADCON: Address 00D916) • 001: P21/IN1 • 010: P22/IN2 • 011: P23/IN3 100: P24/IN4 • 101: P25/IN5 • 110: P26/IN6 • 111: P27/IN7 Set the value corresponding to the used analog input pin. Note: In the 7470/7477 group, only pins P20/ INo to P23/IN3 are available. b3 0: During conversion (A-D conversion is started.) b4 1: VREF connection (7470/7471 group) b7 Fix this bit to "0."

#### Table 1.14.1 Setting at A-D conversion

### 1.14 A-D converter

#### 1.14.2 Pins

The pins used in the A-D converter are described below.

#### (1) Analog input pin (P20/IN0 to P27/IN7) (P20/IN0 to P23/IN3 in the 7470/7477 group)

- The analog input pin is an input pin for analog voltage.
- Apply a voltage of Vss (AVss) VREF to this pin.
- This pin is used in common with P20 to P27 (P20 to P23 in the 7470/7477 group). When using the A-D converter, select a pin to be used as an analog input pin by bit 2 to bit 0 of

the A-D control register (ADCON: address 00D916).

Use the A-D converter in the following condition in the 7470/7471 group.

- When the bit of the Port P2 direction register, which corresponds to the used analog input pin, is "0" (input mode)
- When the bit of the Pull-up control register, which corresponds to the used analog input pin, is "0" (no pull-up)

#### (2) Reference voltage input pin (VREF)

- The reference voltage input pin is an input pin for reference voltage.
- In the 7470/7471 group: Input a voltage of Vcc/2 (>2) Vcc [V].
   In the 7477/7478 group: Input a voltage of 2 Vcc [V].

#### (3) Analog power source input pin (AVss)

- Analog power source input pin is an input pin for GND.
- Apply the same potential as the Vss pin to this pin.
- This pin is dedicated to the 56P6N-A package product of the 7471/7478 group.

#### 1.14.3 Notes on use

When using the A-D converter, take the following points into consideration.

- **2** The comparator is configured by capacity coupling, so the charge is lost if the clock input oscillation frequency is low.
  - Set f(XIN) at 1 MHz or more during A-D conversion.
  - Don't execute the STP instruction during A-D conversion.
- 2 Apply a voltage of Vcc/2 (>2) Vcc [V] to the reference voltage input pin VREF. Note that if the reference voltage is lowered below the above valve, the A-D conversion precision will be degraded.
- **2** Apply the same potential as that of the Vss pin to the analog power supply voltage input pin AVss. The AVss pin is dedicated to the 56P6N-A package product of the 7471/7478 group.
- **2** In the 7470/7471 group, clear the bit of the Port P2 direction register which corresponds to the used analog input pin to "0" (input mode).
- **2** In the 7470/7471 group, clear the bit of the Pull-up control register which corresponds to the used analog input pin to "0" (no pull-up).

#### 1.14.4 References

2 Definition of A-D conversion precision
 The definition of A-D conversion precision is described.
 Refer to the definition of A-D conversion precision shown in Figure 1.14.3.

#### (1) Relative precision

#### • Zero transition error (Vot)

Deviation of the input voltage, at which A-D conversion output data changes from "0" to "1," from the ideal A-D conversion characteristics between 0 and VREF

 $Vot = (Vo - \frac{1}{2} \times \frac{VREF}{256})/1LSB \ [LSB]$ 

#### • Full-scale transition error (VFST)

Deviation of the ideal A-D conversion characteristics between 0 and VREF of the input voltage when the A-D conversion output data changes from "255" to "254".

 $VFST = \{(VREF - \frac{3}{2} \times \frac{VREF}{256}) - V254\}/1LSB \ [LSB]$ 

#### • Non-linearity error

Deviation of the real A-D conversion characteristics from the ideal characteristics between V0 and V254

Non-linearity error =  $\{Vn - (1LSB \times n + VO)\}/(1LSB)$ 

#### • Differential non-linearity error

Deviation of the input voltage required to change output data by "1" from the ideal characteristics between V0 and V254

Differential non-linearity error = {(Vn+1 - Vn) - 1LSB}/1LSB [LSB]

#### (2) Absolute precision

#### Absolute precision

Deviation of the real A-D conversion characteristic from the ideal characteristics between 0 and VREF.

Absolute precision = {Vn - 1LSB  $\times$  (n +  $\frac{1}{2}$  )}/1LSB [LSB]

### 1.14 A-D converter



#### Fig. 1.14.3 Definition of A-D conversion precision

Vn: Analog input voltage when output data changes from "n" to "n + 1" (n = 0 - 254).

• 1LSB = 
$$\frac{V_{254} - V_0}{254}$$
 (V)  $\rightarrow$  1LSB at relative precision

• 1LSB =  $\frac{V_{REF}}{256}$  (V)  $\rightarrow$  1LSB at absolute precision

#### 1.14.5 Related registers

#### (1) A-D conversion register (AD: Address 00DA16)

The A-D conversion register stores A-D conversion results. This register is a read-only type.

Figure 1.14.4 shows a structure of the A-D conversion register.



Fig. 1.14.4 Structure of A-D conversion register

#### (2) A-D control register (ADCON: Address 00D916)

The A-D control register consists of bits that exerts various types of control over the A-D converter.

Figure 1.14.5 shows a structure of the A-D control register.

 $\sim$ 

## 1.14 A-D converter



Fig. 1.14.5 Structure of A-D control register

Each bit of the A-D control register is described below.

#### 2 Analog input pin selection bit (Bit 2 to 0)

These bits select an analog input pin.

Pins that are not used as analog input pins of P2 function as programmable I/O ports (input ports in the 7477/7478 group).

#### 2 A-D conversion end bit (Bit 3)

This bit indicates the operation state of the A-D converter.

This bit is cleared to "0" during A-D conversion and set to "1" upon termination of A-D conversion. A-D conversion is started by clearing this bit to "0." (At the time when the bit is cleared to "0" during A-D conversion, A-D conversion is restarted.)

2 VREF connect selection bit (Bit 4) (The 7477/7478 group is not provided with this bit.)

This bit connects the VREF pin to a ladder resistor.

When using the A-D converter, be sure to set this bit to "1."

When the A-D converter is not used, power consumption can be reduced by clearing this bit to "0."

## 1.15 Reset

The microcomputer is reset by applying the "L" level to the  $\overline{\text{RESET}}$  pin for 2  $\mu$ s or more when the power source voltage is within the standard value range. After that, when the "H" level is applied to the  $\overline{\text{RESET}}$  pin, the reset state of the microcomputer is released, so that the program is run starting with the reset vector address.

#### 1.15.1 Operation description

Figure 1.15.1 shows an internal processing sequence after reset release.



Fig. 1.15.1 Internal processing sequence after reset release

### 1.15 Reset

When the "H" level is applied to the  $\overline{\text{RESET}}$  pin at the reset state, the contents of timer 3 and timer 4 and the count source are automatically set as shown in Table 1.15.1, so that the internal reset state is released by an overflow of timer 4.

|--|

| Item          | Timer 3   | Timer 4     |  |  |  |  |
|---------------|-----------|-------------|--|--|--|--|
| Setting value | FF16      | 0716        |  |  |  |  |
| count source  | f(XIN)/16 | overflow of |  |  |  |  |
|               |           | timer 3     |  |  |  |  |

After the "H" level is applied to the RESET pin, only the main clock oscillates regardless of the oscillation state precedent to the reset state, so that the microcomputer starts to operate in the ordinary mode. The XCIN pin and the XCOUT pin become P50 and P51, respectively.

After the reset state is released, the microcomputer runs the program starting with the high-order address corresponding to the contents of address FFFF16 and the low-order address corresponding to the contents of address FFFE16.

Note: The 7470/7477 group is not provided with the XCIN and XCOUT pins.

1.15 Reset

#### 1.15.2 Internal status immediately after reset release

Figure 1.15.2 shows an internal register status immediately after reset release.

|      |                                                                                                        | Address                |      |                 |        |              |       |       |      |  |
|------|--------------------------------------------------------------------------------------------------------|------------------------|------|-----------------|--------|--------------|-------|-------|------|--|
| (1)  | Port P0 direction register (P0D)                                                                       | (C1 <sub>16</sub> )••• |      |                 | (      | 0016         |       |       |      |  |
| (2)  | Port P1 direction register (P1D)                                                                       | (C316)•••              |      |                 | (      | <b>)0</b> 16 |       |       |      |  |
| (3)  | Port P2 direction register (P2D)                                                                       | (C516)•••              |      | 0016            |        |              |       |       |      |  |
| (4)  | (The 7477/7478 group is not provided.)<br>Port P4 direction register (P4D)                             | (C9 <sub>16</sub> )••• |      |                 |        | 0            | 0     | 0     | 0    |  |
| (5)  | Port P0 pull-up control register                                                                       | (D016)•••              |      |                 | (      | 0016         |       |       |      |  |
| (6)  | Port P1–P5 pull-up control register                                                                    | (D1 <sub>16</sub> )••• |      | 0               | (      | 0 0          | 0     | 0     | 0    |  |
| (7)  | (In the 7470/7477 group, port P1–P4 pull-up control register)<br>Edge polarity selection register (EG) | (D4 <sub>16</sub> )••• |      |                 | 0      | 0            | 0     | 0     | 0    |  |
| (8)  | A-D control register (ADCON)                                                                           | (D916)•••              | 0    |                 | (      | ) 1          | 0     | 0     | 0    |  |
| (9)  | Serial I/O mode register (SM)<br>(The 7477/7478 group is not provided.)                                | (DC16)•••              | 5    | 0016            |        |              |       |       |      |  |
| (10) | Serial I/O status register (SIOSTS)<br>(The 7470/7471 group is not provided.)                          | (E116)••• 1 0 0 0 0 0  |      |                 |        |              | 0     | 0 0   |      |  |
| (11) | Serial I/O control register (SIOCON)<br>(The 7470/7471 group is not provided.)                         | (E216)•••              |      | 0016            |        |              |       |       |      |  |
| (12) | UART control register (UARTCON)                                                                        | (E316)•••              | 1    | 1 1 1 1 0 0 0 0 |        |              |       |       |      |  |
| (13) | (The 7470/7471 group is not provided.)<br>Timer 3 (T3)                                                 | (F2 <sub>16</sub> )••• | FF16 |                 |        |              |       |       |      |  |
| (14) | Timer 4 (T4)                                                                                           | (F3 <sub>16</sub> )••• |      | 0716            |        |              |       |       |      |  |
| (13) | Timer FF register (TF)                                                                                 | (F7 <sub>16</sub> )••• |      |                 |        |              |       | 0     | 0    |  |
| (14) | Timer 12 mode register (T12M)                                                                          | (F816)•••              |      |                 | (      | 0016         |       |       |      |  |
| (15) | Timer 34 mode register (T34M)                                                                          | (F916)•••              |      |                 | (      | 0016         |       |       |      |  |
| (16) | Timer mode register 2 (TM2)                                                                            | (FA16)•••              | 0    | 0               |        |              |       | 0     | 0    |  |
| (17) | CPU mode register (CPUM)                                                                               | (FB16)•••              | 0    | 0               | 0 (    | )            | 0     | 0     | 0    |  |
| (18) | Interrupt request register 1 (IR1)                                                                     | (FC16)•••              | 0    | 0               | 0      | 0            | 0     | 0     | 0    |  |
| (19) | Interrupt request register 2 (IR2)                                                                     | (FD <sub>16</sub> )••• |      |                 |        |              | 0     | 0     | 0    |  |
| (20) | Interrupt control register 1 (IE1)                                                                     | (FE16)•••              | 0    | 0               | 0      | 0            | 0     | 0     | 0    |  |
| (21) | Interrupt control register 2 (IE2)                                                                     | (FF16)•••              |      |                 |        |              | 0     | 0     | 0    |  |
| (22) | Program counter (PC H)                                                                                 |                        | Co   | onter           | nts of | addre        | ess   | FFF   | 16   |  |
|      | (PCL)                                                                                                  |                        | Co   | nter            | its of | addre        | ess   | FFFE  | 16   |  |
| (23) | Processor status register (PS)                                                                         |                        |      |                 |        |              | 1     |       |      |  |
|      | : The contents are undefined at reset release.                                                         |                        |      |                 |        |              |       |       |      |  |
| N    |                                                                                                        | defined at             | rese | et, s           | o se   | t the        | ir ir | nitia | valv |  |



### 1.15 Reset

#### 1.15.3 Notes on use

- 1. The timer continues to perform a count operation after reset release.
- 2. After the reset state is released, the microcomputer runs the program starting with the high-order address corresponding to the contents of address FFFF16 and the low-order address corresponding to the contents of address FFFE16.
- 3. After the "H" level is applied to the RESET pin, only the main clock oscillates regardless of the oscillation state precedent to the reset state, so that the microcomputer starts to operate in the ordinary mode. The XCIN pin and the XCOUT pin become P50 and P51, respectively. (The 7470/7477 group is not provided with the XCIN and XCOUT pins.)
- 4. When the STP instruction is executed in the ordinary mode, I/O ports are held in the state just precedent to a stop of system clock oscillation. After that, the I/O ports are put into the input mode after a reset operation of the microcomputer is performed, so that they go to the high-impedance state.

announce

7470/7471/7477/7478 GROUP USER'S MANUAL

## 1.16 Oscillation circuit

The 7470/7471/7477/7478 group has the following circuits to obtain clocks required for operations. • 7470/7477 group: Main clock oscillation circuit

• 7471/7478 group: Main clock oscillation circuit and sub-clock oscillation circuit

#### 1.16.1 Oscillation circuit

#### (1) Clock generating circuit

The clock generating circuit controls the oscillation of the oscillation circuit and a generated clock (internal clock  $\phi$ ) is supplied to the CPU and peripheral units.

Figure 1.16.1 shows a clock generating circuit block diagram.



## **1.16 Oscillation circuit**

This oscillation circuit can stop and start oscillation.

- XIN-XOUT oscillation circuit ...... Main clock f(XIN)
- XCIN-XCOUT oscillation circuit ...... Sub-clock f(XCIN)

There are two oscillation circuits (the main clock only in the 7470/7477 group) as shown above. The clock obtained by dividing a signal input to the clock input pin XIN or XCIN becomes an internal clock  $\phi^+$  which is used as a reference for operations.

- +: The internal clock  $\phi$  varies with the operation modes of the microcomputer.
  - Ordinary mode ...... Signal input to the XIN pin divided by 2
  - Low-speed mode ...... Signal input to the XCIN pin divided by 2

#### (2) Oscillation circuit using a ceramic resonator or a crystal oscillator

An oscillation circuit can be formed by connecting a ceramic resonator or a crystal oscillator between the XIN pin and the XOUT pin and between the XCIN pin and the XCOUT pin.

For a circuit example, refer to "Chapter 2 Application, 2.7 Oscillation Circuit."

Please ask the oscillator maker for information on circuit constants and then set the value recommended by the maker.

#### (3) External clock input circuit

It is also possible to supply a clock to the oscillation circuit from the outside.

As an external clock to be input to the XIN and XCIN pins, use a pulse signal with a duty ratio of 50 %. At this time, make the XOUT and XCOUT pins open.

For a circuit example, refer to "Chapter 2 Application, 2.7 Oscillation Circuit."

**Note:** Because the 7470/7477 group is not provided with the XCIN and XCOUT pins, the sub-clock f(XCIN) is not available.

1.16 Oscillation circuit

#### 1.16.2 Sub-clock oscillation circuit

In the 7471/7478 group, the sub-clock f(XCIN) is available when the P50/XCIN pin and the P51/XCOUT pin are used as the XCIN pin and the XCOUT pin.

The power supplied to the sub-clock oscillation circuit is given through a voltage reduction regulator to reduce power dissipation in the sub-clock mode. That is, power is reduced by reducing the voltage applied to the Vcc pin by the voltage reduction regulator. The supply voltage to this oscillation circuit can be set to one of the 2 stages of high power mode and low power mode in bit 5 of the CPU mode register.

**Notes 1**: When using the sub-clock, set f(XCIN) < 50 kHz < f(XIN)/3.

- 2: When using the sub-clock f(XCIN) in the 7471/7478 group, set the P50-P53 pull-up control bit (bit 6) of the P1-P5 pull-up control register to "0" and disconnect the pull-up transistor of the P50/XCIN pin and P51/XCOUT pin.
- **3**: When using the sub-clock as the internal clock  $\phi$ , use it in one of the following states.
  - Fix the XCOUT drive capacity to the high power mode (set the XCOUT drive capacity selection bit of the CPU mode register to "1").
  - When fixing the XCOUT drive capacity to the Low power mode (set the XCOUT drive capacity selection bit of the CPU mode register to "0"), lower the value of the resistor Rd<sup>+</sup> in the subclock oscillation circuit to a level at which the oscillation of f(XCIN) does not stop.
  - + "Resistor Rd": Refer to the circuit example in "Chapter 2 Application, 2.7 Oscillation circuit."

## 1.16 Oscillation circuit

#### 1.16.3 Oscillation operation

#### (1) Oscillation operation

The microcomputer is put into the ordinary mode at reset release. At this time, only the main clock oscillates and the P50/XCIN pin and the P51/XCOUT pin function as input ports P50 and P51.

Notes 1: The 7470/7477 group is not provided with XCIN and XCOUT pins.

2: When using the sub-clock f(XCIN) in the 7471/7478 group, set the P50-P53 pull-up control bit (bit 6) of the P1-P5 pull-up control register to "0" and disconnect the pull-up transistor of the P50/XCIN pin and P51/XCOUT pin.

#### 2 Ordinary mode

The clock resulting from dividing a signal input to the XIN pin by 2 becomes internal clock  $\phi$ .

#### Changing the mode to the low-speed mode (7471/7478 group)

Execute the following procedure.

- 1 Set the P50, P51/XCIN, XCOUT selection bit (bit 4) of the CPU mode register to "1" (XCIN, XCOUT).
- 2 Set the XCOUT drive capacity selection bit (bit 5) of the CPU mode register to "1" (High power).
- 3 Generate oscillation stabilizing wait time of f(XCIN) by software.
- 4 Set the system clock selection bit (bit 7) of the CPU mode register to "1" f(XCIN). At that time, set the XCOUT drive capacity selection bit to "0" (low power) as required.

#### 2 Low-speed mode (7471/7478 group)

The clock resulting from dividing a signal input to the XCIN pin by 2 becomes internal clock  $\phi$ . In the low-speed mode, a low power dissipation operation can be attained by setting the main clock (XIN-XOUT) stop bit (bit 6) of the CPU mode register to "1."

#### Changing the mode to the ordinary mode

Execute the following procedure.

- 1 Clear the main clock (XIN-XOUT) stop bit (bit 6) of the CPU mode register to "0" (oscillate).
- 2 Generate oscillation stabilizing wait time of f(XIN) by software.
- 3 Clear the system clock selection bit (bit 7) of the CPU mode register to "0" f(XIN).
- **Notes 1**: Switch between the ordinary mode and the low-speed mode after the oscillation of the main clock and the sub-clock becomes stable. For the oscillation stablizing time, ask the oscillator maker for information.
  - 2: Use the low-speed mode in one of the following states.
    - Fix the XCOUT drive capacity to the high power mode (set the XCOUT drive capacity selection bit of the CPU mode register to "1").
    - When fixing the XCOUT drive capacity to the Low power mode (clear the XCOUT drive capacity selection bit of the CPU mode register to "0"), lower the value of the resistor Rd<sup>+</sup> in the subclock oscillation circuit to a level at which the oscillation of f(XCIN) does not stop.

+ Resister Rd: Refer to a example of circuit in "chapter 2 application, 2.7 Oscillation circuit."

**3**: When using the sub-clock especially, it takes a long time until the oscillation becomes stable. When the ordinary mode is changed to the stop mode while the sub-clock is in the oscillation state and then the ordinary mode is restored from the stop mode, the oscillation of the sub-clock is not stabilized even if the main clock becomes stable and the CPU is restored.

1.16 Oscillation circuit

#### (2) Oscillation operation in the stop mode

After the stop mode is provided by execution the STP instruction, all oscillation stops. After that, when the previous mode is restored from the stop mode by inputting the reset signal or generating a restoration interrupt request, the oscillation starts.

For the details of the stop mode, refer to "1.17.1 Stop mode."

#### (3) Oscillation operation in the wait mode

When the wait mode is provided by execution the WIT instruction, the internal clock  $\phi$  supplied to the CPU stops.

When the previous mode is restored from the wait mode by inputting the reset signal or generating an interrupt request, the supply of internal clock  $\phi$  to the CPU starts.

For the details of the wait mode, refer to "1.17.2 Wait mode."

### (4) State transitions of internal clock

Refer to "1.18 State transitions."

## 1.16 Oscillation circuit

#### 1.16.4 Oscillation stabilizing time

In the oscillation circuit using a ceramic resonator or a crystal oscillator, the oscillation becomes unstable for a certain period at a start of oscillation of the oscillator. The time required for stabilization of oscillation is called oscillation stabilizing time.

A proper oscillation stabilizing wait time fit for the used oscillation circuit is required. For the oscillation stabilizing time, ask the oscillator maker for information.

#### (1) Oscillation stabilizing wait time at power on

In the 7470/7471/7477/7478 group, the oscillation stabilizing wait time for 32768 counts of the XIN pin input signal is automatically generated in the period from power on to reset release.

Figure 1.16.2 shows a oscillation stabilizing wait time after power on.



Fig. 1.16.2 Oscillation stabilizing wait time after power on

#### (2) Oscillation stabilizing wait time at recovery from stop mode

In the stop mode, oscillation stops. When the previous mode is restored from the stop mode by inputting a reset signal or generating an interrupt, the oscillation stabilizing wait time for 32768 counts of the XIN pin input signal or the XCIN pin input signal is automatically generated in the same way as the power on time.

- At recovery by reset, f(XIN) becomes a count source that generates oscillation stabilizing wait time.
- At recovery by interrupt, the count source of timer 3 set immediately before execution of the STP instruction becomes a count source that generates oscillation stabilizing wait time. Note that when f(XIN) is the system clock, the oscillation of the f(XCIN) side may not be stabilized after the lapse of this oscillation stabilizing wait time.

For the details of the stop mode, refer to "1.17.1 Stop mode."

**Note:** In the 7470/7477 group, f(XCIN) is not available.

#### 1.16.5 Notes on use

- 1. When inputting the external clock to the XIN pin or the XCIN pin, use a pulse signal with a duty ratio of 50 % as an input signal. At this time, make the XOUT pin and the XCOUT pin open. Refer to a example of circuit in "Chapter 2 application, 2.7 Oscillation circuit."
- 2. When using the sub-clock f(XCIN) in the 7471/7478 group, set f(XCIN) < 50 kHz < f(XIN)/3.
- 3. In the 7471/7478 group, switch between the ordinary mode and the low-speed mode after the oscillation of the main clock and the sub-clock becomes stable. For the oscillation stabilizing time, ask the oscillator maker for information.
- 4. Use the low-speed mode in one of the following states.

5

- Fix the XCOUT drive capacity to the high power mode (Set the XCOUT drive capacity selection bit of the CPU mode register to "1").
- When fixing the XCOUT drive capacity to the Low-power mode (clear the XCOUT drive capacity selection bit of the CPU mode register to "0"), lower the value of the resistor Rd<sup>+</sup> in the sub-clock oscillation circuit to a level at which the oscillation of f(XCIN) does not stop.
- + Resister Rd: Refer to a example of circuit in "Chapter 2 application, 2.7 Oscillation circuit."
- 5. When using the sub-clock f(XCIN) in the 7471/7478 group, it takes a long time until the oscillation becomes stable.

When the ordinary mode is changed to the stop mode while the sub-clock is in the oscillation state and then the ordinary mode is recovered from the stop mode, the oscillation of the sub-clock is not stabilized even if the main clock becomes stable and the CPU is restored.

Note: In the 7470/7477 group, the sub-clock f(XCIN) is not available because neither XCIN pin nor XCOUT pin is provided.

## 1.17 Low-power dissipation function

## 1.17 Low-power dissipation function

The 7470/7471/7477/7478 group is provided with a function to put the CPU into a wait state with low-power dissipation by stopping the CPU operation by softoware. The low-power dissipation function has the following 2 modes.

- Stop mode by a STP instruction
- Wait mode by a WIT instruction

Figure 1.17.1 shows the operation states of the microcomputer at low-power dissipation and Figure 1.17.2 shows a state transition.



Fig. 1.17.1 Operation states of the microcomputer at low-power dissipation

## 1.17 Low-power dissipation function



Fig. 1.17.2 State transition at low-power dissipation

0

## 1.17 Low-power dissipation function

#### 1.17.1 Stop mode

To switch to the stop mode, execute the STP instruction. In the stop mode, the oscillation of both f(XIN) and f(XCIN) stops and the internal clock  $\phi$  stops.

Accordingly, the CPU stops and the peripheral units also stop. This leads to a reduction of power dissipation.

Note: In the 7470/7477 group, the f(XCIN) is not available.

#### (1) State of stop mode

Table 1.17.1 shows a state of stop mode.

**Note:** When the STP instruction is executed, "FF16" and "0716" are automatically set in timer 3 and timer 4, respectively.

| Item              | State of stop mode                            |  |  |  |  |  |
|-------------------|-----------------------------------------------|--|--|--|--|--|
| Oscillation       | Stop                                          |  |  |  |  |  |
| CPU               | Stop                                          |  |  |  |  |  |
| I/O port P0 to P5 | State at execution STP                        |  |  |  |  |  |
|                   | instruction is held.                          |  |  |  |  |  |
| Timer             | When internal count source selected : Stop    |  |  |  |  |  |
|                   | When external count source selected : Operate |  |  |  |  |  |
| Carial 1/0        | Internal clock mode: Stop                     |  |  |  |  |  |
| Serial I/O        | External clock mode: Operate                  |  |  |  |  |  |
| RAM               | Held                                          |  |  |  |  |  |
| SFR               | Held (except timer3, timer4)                  |  |  |  |  |  |
| CPU register +    | Held                                          |  |  |  |  |  |

#### Table 1.17.1 State of stop mode

+ CPU register :

The following 6 registers are incorporated in the CPU.

- Accumulator
- Index register X
- Index register Y
- Stack pointer
- Program counter
- Processor status register

### 1.17 Low-power dissipation function

#### (2) Releasion of stop mode

The stop mode is released by inputting a reset signal or generating an interrupt request. There is a difference in restore processing from the stop mode between the use of reset input and the use of interrupt.

#### **2** Recovery by reset input

The microcomputer is reset by applying the "L" level to the  $\overline{\text{RESET}}$  pin for 2  $\mu$ s or more in the stop mode, thereby releasing the stop mode.

After the stop mode is released, oscillator starts. (At this time, the inside is in the reset state.) The reset state is released after 32768 counts of the XIN pin input after the "H" level is applied to the RESET pin.

At a start of oscillation of the oscillator, the oscillation is unstable. It takes time before stabilization of oscillation (oscillation stabilizing time). The oscillation stabilizing wait time is secured by the time for holding this internal reset state.

For the details of the reset, Refer to "1.15 Reset."

**Note:** When the stop mode is released, the contents of the RAM before reset are held. However, the contents of the CPU register and the SFR cannot be held but are reset.

Figure 1.17.3 shows the oscillation stabilizing wait time at recovery from stop mode by reset input.



### 1.17 Low-power dissipation function

#### **2** Recovery by interrupt

When an interrupt request is generated in the stop mode, this stop mode is released and oscillation is started. The interrupt sources that are available for recovery are shown below.

- INT0, INT1
- CNTR0, CNTR1
- Serial I/O at using external clock
- Timer (timer 1, timer 2) at using external clock
- Key input (key on wake up)

However, when the above interrupt sources are used for recovery from the stop mode, perform the following setting and then execute the STP instruction to permit an interrupt to be used.

#### [Register setting]

- 1 Clear the interrupt enable bit of timer 3 and timer 4 to "0." (Disabled)
- $2\,$  Set the count stop bit of timer 3 and timer 4 to "1." (Stop)
- 3 Select a count source of timer 3 in consideration of the oscillation stabilizing time of the oscillator.

Note: Re-set the previous count source at recovery.

- 4 Clear the interrupt request bit of the interrupt source to be used for recovery to "0."
- 5 Set the interrupt enable bit of the interrupt source to be used for recovery to "1." (Enabled)
- 6 Clear the count stop bit of timer 3 and timer 4 to "0." (Count starts)
- 7 When using the sub-clock, set the XCOUT drive capacity to high power. (Refer to "1.16.2 Subclock oscillation circuit.")
- 8 Clear the interrupt disable flag I to "0." (Enabled)
- **Note:** In the stop mode, A-D conversion operation stops. Accordingly, execute the STP instruction after termination of the A-D conversion.

For the details of the Interrupt, refer to "1.11 Interrupts."

At a start of oscillation of the oscillator, the oscillation is unstable. It takes time before stabilization of oscillation (oscillation stabilizing time). At recovery by interrupt, the waiting time for the supply of internal clock  $\phi$  to the CPU by timer 3 and timer 4<sup>+1</sup> is automatically generated<sup>+2</sup>. The oscillation stabilizing time of the system clock side is secured by this waiting time.

Figure 1.17.4 shows an example of restoration sequence from the stop mode by the INTo interrupt.

- +1: When the STP instruction is executed, "FF16" and "0716" are automatically set in the counter and latch of timer 3 and the counter and latch of timer 4, respectively.
- +2: The count source is supplied to timer 3 immediately after a start of oscillation, thereby starting a count operation. The supply of internal clock  $\phi$  to the CPU is started when timer 4 overflows.

### 1.17 Low-power dissipation function



## 1.17 Low-power dissipation function

#### 1.17.2 Wait mode

To switch to the wait mode, execute the WIT instruction. In the wait mode, oscillation is continued but the internal clock  $\phi$  stops. Accordingly, the CPU stops but the peripheral units operate since oscillation is continued.

#### (1) State of wait mode

Table 1.17.2 shows a state of wait mode.

5

| Item              | State of wait mode              |
|-------------------|---------------------------------|
| Oscillation       | Operate                         |
| CPU               | Stop                            |
| 1/O part D0 to D5 | State at execution WIT instruc- |
| I/O port P0 to P5 | tion is held.                   |
| Timer             | Operate                         |
| Serial I/O        | Operate                         |
| RAM               | Held                            |
| SFR 💋             | Held                            |
| CPU register+     | Held                            |

### Table 1.17.2 State of wait mode

+ CPU register :

The following 6 registers are incorporated in the CPU.

- Accumulator
- Index register X
- Index register Y
- Stack pointer
- Program counter
- Processor status register

### 1.17 Low-power dissipation function

#### (2) Releasion of wait mode

The wait mode is released by inputting a reset signal or generating an interrupt request. There is a difference in restore processing from the wait mode between the use of reset input and the use of interrupt.

#### **2** Recovery by reset input

The microcomputer is reset by applying the "L" level to the RESET pin for 2  $\mu$ s or more in the wait mode, thereby releasing the wait mode.

After the wait mode is released by inputting the reset signal, the supply of internal clock  $\phi$  to the CPU is started.

The reset state is released after 32768 counts of the XIN pin input signal after the "H" level is applied to the RESET pin.

For the details of the reset, refer to "1.15 Reset."

**Note:** When the wait mode is released, the contents of the RAM before reset are held. However, the contents of the CPU register and the SFR cannot be held but are reset.





Fig. 1.17.5 Reset input time

## 1.17 Low-power dissipation function

#### **2** Recovery by interrupt

In the wait mode, oscillation is continued. Accordingly, as soon as the wait mode is released, an instruction is executed.

When an interrupt request is generated in the wait mode, this wait mode is released and the supply of internal clock  $\phi$  to the CPU is started. At the same time, the interrupt request used for recovery is accepted, so that the interrupt processing routine is executed.

The interrupt sources that are available for recovery are shown below.

- INT0, INT1
- CNTR<sub>0</sub>, CNTR<sub>1</sub>
- Serial I/O
- A-D conversion
- Timer 1 to timer 4
- Key input (key on wake up)

However, when the above interrupt sources are used for recovery from the wait mode, perform the following setting and then execute the WIT instruction to permit an interrupt to be used.

#### [Register setting]

- 1 Clear the interrupt request bit of the interrupt source to be used for recovery to "0." (No request)
- 2 Set the interrupt enable bit of the interrupt source to be used for recovery to "1." (Enabled)
- 3 Clear the interrupt disable flag I to "0." (Enabled)

For the details of the Interrupt, refer to "1.11 Interrupts."

### 1.17 Low-power dissipation function

#### 1.17.3 Notes on use

#### [Notes on use of the stop mode]

#### 2 Clock after recovery

After recovery from the stop mode by interrupt, the contents of the CPU mode register before execution of the STP instruction are held. Accordingly, if both f(XIN) and f(XCIN) were oscillating before execution of the STP instruction, the oscillation of both f(XIN) and f(XCIN) is restarted after recovery by interrupt.

In the above case, if f(XIN) is set as the system clock, the oscillation stabilizing wait time for 32768 counts of the XIN pin input signal is secured at recovery from the stop mode.

Note that the f(XCIN) clock may not be stabilized even after the lapse of the f(XIN) oscillation stabilizing wait time.

**Note:** In the 7470/7477 group, the f(XCIN) is not available.

#### **2** Interrupt processing after recovery

After recovery from the stop mode, the interrupt request bit of timer 3 and timer 4 is "1." Clear it to "0" if necessary. The interrupt request bit of timer 1 and timer 2 may also be set to "1." Clear it to "0" as required.

## 1.17 Low-power dissipation function

#### 1.17.4 Related register

#### (1) CPU mode register (Address 00FB16)

The CPU mode register consists of a stack page selection bit<sup>+1</sup> and system clock control bits<sup>+2</sup>.

- +1: In series having a RAM capacity of 192 bytes or less, this bit is not used because no RAM is located on page 1. (Be sure to set this bit to "0.")
- +2: In the 7470/7477 group, which is not provided with a sub-clock generating circuit, this bit is not used. (Be sure to set this bit to "0.")

Figure 1.17.6 shows a structure of CPU mode register.



Fig. 1.17.6 Structure of CPU mode register

## 1.18 State transitions

The operation modes of the 7470/7471/7477/7478 group are classified as follows.

- Reset
- Oridinary mode
- Low-speed mode (7471/7478 group)
- Sub-clock mode (7471/7478 group)
- Stop mode
- Wait mode

Figure 1.18.1 shows a state transitions.



## 1.18 State transitions



Fig. 1.18.1 State transitions

### 1.18 State transitions

- **Notes 1**: When changing from the stop mode to another mode, oscillation stabilizing wait time is generated automatically by connecting timer 3 and timer 4.
  - 2: In the 7471/7478 group, where oscillating the stopped clock and switching the system clock, it is necessary to wait at software until oscillation is stabilized. At this time, set the bit 5 of the CPU mode register to "1" and set the XCOUT drive capacity to the high power mode. After the oscillation of sub-clock f(XCIN) becomes stable, clear the bit to "0" (low power mode) as required.
  - **3**: In the 7471/7478 group, when returning from the low-speed mode to the ordinary mode, use the main clock f(XIN) as a count source of the internal clock  $\phi$  (state B). After that, clear bit 4 of the CPU mode register to "0" to stop the oscillation of f(XCIN) if necessary.
  - 4: When using the low-speed mode in the 7471/7478 group, use it in one of the following states.
    - Fix the XCOUT drive capacity to the high power mode (set the XCOUT drive capacity selection bit of the CPU register to "1.")
    - When fixing the XCOUT drive capacity to the low power mode (clear the XCOUT drive capacity selection bit of the CPU mode register to "0"), lower the value of the resistor Rd<sup>+</sup> in the subclock oscillation circuit to a level at which the oscillation of f(XCIN) does not stop.
      - + "Resistor Rd": Refer to the circuit example in "Chapter 2 Application, 2.7 Oscillation circuit."

7470/7471/7477/7478 GROUP USER'S MANUAL

## 1.18 State transitions

### **2** Reset $\rightarrow$ Ordinary mode (State A)

Immediately after reset, the main clock divided by 2 (f(XIN)/2) is selected as an internal clock  $\phi$  and the I/O pins XCIN and XCOUT of the sub-clock f(XCIN) become ordinary ports. "FF16" and "0716" are set in timer 3 and timer 4 respectively, and also the main clock divided by 16 (f(XIN)/16) is selected as a count source of timer 3 and the overflow signal of timer 3 is selected as a count source of timer 4. Then a down-count is started.

When timer 4 overflows, the internal reset is released and the program starts from the address specified by reset vector.

#### 2 Low-speed mode (Stae C and state D)

To the low-speed mode (state C and state D) using the sub-clock divided by 2 (f(XCIN)/2) as an internal clock  $\phi$ , a transition is made by way of the ordinary mode (state A)  $\rightarrow$  state B ( $\rightarrow$  state C).

In the 7470/7477 group, which is not provided with a sub-clock oscillation circuit, this mode is not provided.

### 2 Wait mode (State E)

In this mode, all the states of registers, I/O ports and internal RAMs are held. The internal clock  $\phi$  stops at "H" but the oscillator does not stop.

From any of state A, state B, state C and state D, a return is made to the wait mode by executing the WIT instruction. When a return is made from the state D to the wait mode, the sub-clock mode in which only the timer function operates is provided. (In the 7470/7477 group, which is not provided with a sub-clock oscillation circuit, the sub-clock mode is not provided.) Refer to "1.17.2 Wait mode."

### **2** Stop mode (State F)

In this mode, all the states of registers, I/O ports and internal RAMs except timer 3 and timer 4 are held and the oscillation of both main sub-clock is stopped. From any of state A, B, C and D, a return is made to the stop mode by executing the STP instruction. Refer to "1.17.1 Stop mode."

### 2 Sub-clock mode (State G)

Only the clock-function is made to operate by sub-clock mode at low-power dissipation. The sub-clock mode (state G) is provided by executing the WIT instruction in the low-speed mode (state D), and restoration from this state to the low-speed mode is attached by each interrupt. In the 7470/7477 group, which is not provided with a sub-clock oscillation circuit, this mode is not provided.

## 1.19 Built-in PROM version

In contrast with the mask ROM version, a microcomputer incorporating a programmable ROM is called built-in PROM version.

There are two types of built-in PROM version as shown below.

• One Time PROM version

Writing to the built-in PROM can be performed only once. Neither erase nor rewrite operations are enabled.

• Built-in EPROM version

The built-in EPROM version is a programmable microcomputer with window and can perform write, erase, and rewrite operations.

The built-in PROM version has the EPROM mode for writing to the built-in PROM in addition to the same functions as those of the mask ROM version.

For an outline of performance, a pin configuration and a functional block diagram of the built-in PROM version, refer to **"1.3 Performance overview"**, **"1.4 Pin configuration"**, and **"1.6 Functional block diagram"**, respectively.

The 7470/7471/7477/7478 group supports the built-in PROM versions shown in Table 1.19.1.

#### Table 1.19.1 7470/7471/7477/7478 group built-in PROM version supporting products

| Product name   | (P)ROM size<br>(bytes) | RAM size<br>(bytes) | I/O Ports                            | Package | Remarks                |
|----------------|------------------------|---------------------|--------------------------------------|---------|------------------------|
| M37470E4-XXXSP | 8192                   | 192                 | I/O ports: 22<br>(Including 4 analog | 32P4B   | One Time PROM version  |
| M37470E8-XXXSP | 16384                  | 384                 | input pins.)<br>Input ports: 4       | 32P4D   |                        |
| M37471E4-XXXSP | 8192                   | 102                 | 1/0 porto: 29                        | 42P4B   |                        |
| M37471E4-XXXFP | 0192                   | 192                 | I/O ports: 28<br>(Including 8 analog | 56P6N-A | One Time PROM version  |
| M37471E8-XXXSP |                        |                     | input pins.)<br>Input ports: 8       | 42P4B   | One Time FROM Version  |
| M37471E8-XXXFP | 16384                  | 384                 |                                      | 56P6N-A |                        |
| M37471E8SS     |                        |                     |                                      | 42S1B-A | EPROM version          |
| M37477E8-XXXSP |                        |                     | I/O ports: 18                        | 32P4B   | One Time PROM version  |
| M37477E8-XXXFP | 16204                  | 384                 | Input ports: 8                       | 32P2W-A | One Time PROM Version  |
| M37477E8TXXXSP | 16384                  | 304                 | (Including 4 analog                  | 32P4B   | One Time PROM version* |
| M37477E8TXXXFP |                        |                     | input pins.)                         | 32P2W-A | One Time FROM Version  |
| M37478E8-XXXSP |                        |                     |                                      | 42P4B   | One Time PROM version  |
| M37478E8-XXXFP |                        |                     | I/O ports: 20                        | 56P6N-A |                        |
| M37478E8TXXXSP | 16384                  | 384                 | Input ports: 16                      | 42P4B   | One Time PROM version* |
| M37478E8TXXXFP | ]                      |                     | (Including 8 analog                  | 56P6N-A |                        |
| M37478E8SS     |                        |                     | input pins.)                         | 42S1B-A | EPROM version          |

\*: Extended operating temperature version.

(As of July, 1996)

## 1.19 Built-in PROM version

### 1.19.1 EPROM mode

The built-in PROM version has the EPROM mode in addition to the same operation modes as those of the mask ROM version. The EPROM mode permits writing to the built-in PROM and reading from the built-in PROM. To the built-in PROM, writing, reading and erasing can be performed by the same operations as those of the M5M27C256K.

Table 1.19.2 shows a pin function in EPROM mode and Figure 1.19.1 to 1.19.6 show a connections in EPROM mode.

|          | Built-in PROM version   | M5M27C256K |  |
|----------|-------------------------|------------|--|
|          | Vcc                     | Vcc        |  |
|          | P33                     | Vpp        |  |
|          | Vss                     | Vss        |  |
| Pin name | P11 to P17, P20 to P23, | A0 to A14  |  |
|          | P30, P31, P40, P41      | AU 10 A14  |  |
|          | P00 to P07              | D0 to D7   |  |
|          | Vref                    | CE         |  |
|          | P32                     | OE         |  |
|          |                         |            |  |





Fig. 1.19.1 Pin connection in EPROM mode of 7470 group



Fig. 1.19.2 Pin connection in EPROM mode of 7471 group (1)









## 1.19 Built-in PROM version

### 1.19.2 Pin description

Table 1.19.3 to Table 1.19.5 show the description of pin functions in the ordinary mode and the EPROM mode.

### Table 1.19.3 Pin description (1)

| Pin      | Mode               | Name                       | Input/<br>Output | Functions                                                                                                                                                                                                                                       |
|----------|--------------------|----------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc, Vss | Ordinary<br>/EPROM | Power source               |                  | <ul> <li>Apply the following voltage to the VCC pin:<br/>2.7 V to 4.5 V (at f(XIN) = (2.2 VCC-2) MHz) or<br/>4.5 V to 5.5 V (at f(XIN) = 8 MHz).</li> <li>Apply 0 V to the Vss pin.</li> </ul>                                                  |
| AVss     | Ordinary<br>/EPROM | Analog power<br>source     |                  | <ul> <li>Ground level input pin for the A-D converter.</li> <li>Apply the same voltage as the Vss pin to the AVss pin.</li> <li>Note: This pin is dedicated to 56P6N-A package products among the 7471/7478 group.</li> </ul>                   |
| Vref     | Ordinary           | Reference<br>voltage input | Input            | <ul> <li>Reference voltage input pin for the A-D converter.</li> <li>When using the A-D converter, apply Vcc/2 (≥2) to Vcc [V].</li> <li>When not using the A-D converter, connect to Vcc.</li> </ul>                                           |
|          | EPROM              | Mode input                 | Input            | <ul> <li>VREF works as CE input.</li> </ul>                                                                                                                                                                                                     |
| RESET    | Ordinary           | Reset input                | Input            | <ul> <li>Reset input pin</li> <li>The microcomputer is put into a reset state by keeping the RESET pin at "L" for 2 μs or more, and the reset state is released by returning the RESET pin to "H."</li> </ul>                                   |
|          | EPROM              | Reset input 🥢              | Input            | Connect to the Vss pin.                                                                                                                                                                                                                         |
| XIN      | Ordinary<br>/EPROM | Clock input                | Input            | <ul> <li>An input pin and an output pin for the main clock generating circuit.</li> <li>Connect a ceramic resonator or a quartz-crystal oscillator between pins XIN and XOUT.</li> </ul>                                                        |
| Χουτ     | Ordinary<br>/EPROM | Clock output               | Output           | <ul> <li>A feedback resistor is incorporated between the XIN and the XOUT pins.</li> <li>To use an external clock input, connect the clock oscillation source to the XIN pin and leave the XOUT pin open.</li> </ul>                            |
| P00-P07  | Ordinary           | I/O port P0                | Input/<br>output | <ul> <li>Port P0 is an 8-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, a pull-up transistor is connectable in units of one bit.</li> <li>In input mode, a key-on wake up function is provided.</li> </ul> |
|          | EPROM              | Data I/O Do-D7             | Input/<br>output | <ul> <li>Port P0 works as data I/O (D0 - D7)</li> </ul>                                                                                                                                                                                         |

| Table | 1.19.4 | Pin | description | (2)      |
|-------|--------|-----|-------------|----------|
|       |        |     |             | <u>\</u> |

| Pin     | Mode     | Name                                                 | Input/<br>Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|----------|------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P10-P17 | Ordinary | I/O port P1                                          | Input/<br>output | <ul> <li>Port P1 is an 8-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, pull-up transistor can be connected in units of 4-bit.</li> <li>Pins P12 and P13 are in common with timer output pins T0, T1 respectively.</li> <li>In the case of the 7470/7471 group, P14 – P17 are in common with serial I/O pins SIN, SOUT, CLK, SRDY respectively.</li> <li>In the case of the 7470/7471 group, the outputs of pins SOUT and the SRDY can be N-channel open drain outputs.</li> <li>In the case of the 7477/7478 group, pins P14 – P17 are in common with serial I/O pins RxD, TxD, SCLK, SRDY, respectively.</li> </ul> |
|         | EPROM    | Address input<br>A4–A10                              | Input            | <ul> <li>The P11–P17 pins are address (A4 – A10) input<br/>pins. Put P10 into the open state.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P20-P27 | Ordinary | I/O port P2<br>(7470/7471<br>group)<br>Input port P2 | Input/<br>output | <ul> <li>Port P2 is an 8-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, pull-up transistor can be connected in units of 4-bit.</li> <li>Pins P20-P27 are in common with analog input pins IN0-IN7 respectively.</li> <li>Note: The 7470 group has only the 4 pins P20-P23 (IN0-IN3).</li> <li>Port P2 is an 8-bit input port.</li> </ul>                                                                                                                                                                                                                                                                              |
|         |          | (7477/7478<br>group)                                 |                  | <ul> <li>It is impossible to connect a pull-up transistor.</li> <li>Pins P20–P27 are in common with analog input pins IN0–IN7 respectively.</li> <li>Note: The 7477 group has only the 4 pins P20–P23 (IN0–IN3) are available.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | EPROM    | Address input<br>A0-A3                               | Input            | <ul> <li>The P20 to P23 pins are address (A0-A3) input pins.</li> <li>In the case of the 7471/7478 group, put the P24-P27 pins into the open state.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## 1.19 Built-in PROM version

## Table 1.19.5 Pin description (3)

| Pin     | Mode     | Name                                                 | Input/<br>Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|----------|------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P30-P33 | Ordinary | Input port P3                                        | Input            | <ul> <li>Port P3 is a 4-bit input port.</li> <li>Pins P30, P31 are in common with external interrupt input pins INT0, INT1 respectively.</li> <li>Pins P32, P33 are in common with timer input pins CNTR0, CNTR1 respectively.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         | EPROM    | Address input<br>A11, A12<br>Mode input<br>VPP input | Input            | <ul> <li>The P30 and P31 pins are the address (A11, A12) input pins.</li> <li>The P32 pin becomes an OE input pin.</li> <li>The P33 pin is a VPP input pin and VPP is applied to it when the VPP is input and the program is verified.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P40-P43 | Ordinary | I/O port P4                                          | Input/<br>output | <ul> <li>Port P4 is a 4-bit I/O port.</li> <li>The output structure is CMOS output.</li> <li>In input mode, pull-up transistor can be connected in units of 4-bit.</li> <li>Note: The 7470/7477 group has only 2 pins P40 and P41.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | EPROM    | Address input<br>A13, A14                            | Input            | <ul> <li>The P40 to P41 pins are the address (A13, A14) input pins.</li> <li>In the case of the 7471/7478 group, put the P42 and P43 pins into the open state.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P50-P53 | Ordinary | Input port P5                                        | Input            | <ul> <li>Port P5 is a 4-bit input port.</li> <li>Pull-up transistor can be connected in units of 4-bit.</li> <li>Pins P50, P51 are in common with input/output pins for sub-clock generating circuit XCIN, XCOUT respectively.</li> <li>When using pins P50 and P51 as pins XCIN and XCOUT, connect a quartz-crystal oscillator between pins XCIN and XCOUT.</li> <li>When using pins P50 and P51 as pins XCIN and XCOUT, a feedback resistor is connected between pins XCIN and XCOUT.</li> <li>To use an external clock input, connect the clock oscillation source to the XCIN pin and leave the XCOUT pin open.</li> <li>Note: Only the 7471/7478 group has pins P50 to P53.</li> </ul> |
|         | EPROM    | Input port P5                                        | Input            | Put this port into the open state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

### 1.19 Built-in PROM version

### 1.19.3 Writing, reading, and erasing to built-in PROM

The built-in PROM version is put into the EPROM mode by applying the "L" level to the RESET pin. Write, read and erase operations to the built-in PROM in the EPROM mode are described below. Table 1.19.6 shows input signals in each mode.

### (1) Reading

- Apply 0 V to the  $\overline{\text{RESET}}$  pin and 5 V to the VCC pin.
- When an address signal (A0-A14) is input and the  $\overline{CE}$  pin and the  $\overline{OE}$  pin are caused to go "L", the contents of the PROM appear to data I/O pins (D0-D7).
- The data I/O pins (Do-D7) are put into a floating when either the  $\overline{CE}$  pin or the  $\overline{OE}$  pin is in the "H" state.

#### (2) Writing

- Apply 0 V to the RESET pin and 5 V to the VCC pin.
- When the  $\overline{\text{OE}}$  pin is caused to go to "H" and VPP is applied to the VPP pin, the program mode is provided.
- Set an address to the address input pins (A0-A14) and give write data to the data I/O pins (D0-D7) in parallel.
- In the above condition, a write operation is performed by causing the CE pin to go to "L".

When using a PROM programmer, specify an address into the following area.

- Address 600016 to address 7FFF16 (for the M3747xE4)
- Address 400016 to address 7FFF16 (for the M3747xE8)

#### (3) Erasing

- An erase operation is enabled only in the built-in EPROM version with window (M37471E8SS/ M37478E8SS).
- Data can be erased by irradiating ultraviolet rays having a wave length of 2537Å.
- The minimum amount of irradiation required for an erase operation is 15 W•s/cm<sup>2</sup>.

| Pin<br>Mode     | CE  | OE  | Vpp | Vcc | RESET | Do to D7 |
|-----------------|-----|-----|-----|-----|-------|----------|
| Reading         | VIL | VIL | Vcc |     |       | Output   |
| Output disable  | VIL | Vін | Vcc |     |       | Floating |
| Writing         | VIL | Vін | Vpp | Vcc | 0 V   | Input    |
| Writing verify  | Vih | VIL | Vpp |     |       | Output   |
| Writing disable | Vih | Viн | Vpp |     |       | Floating |

#### Table 1.19.6 Input/Output signal on each mode

Note: VIL denotes an "L" input voltage and VIH denotes an "H" input voltage.

## 1.19 Built-in PROM version

#### 1.19.4 Notes on use

The notes on using the built-in PROM version are shown below.

5

#### (1) All built-in PROM version products

- Precautions at write operation
  - Be careful not to apply an overvoltage to pins because a high voltage is used for a write operation. Exercise special care when turning on the power supply.
  - For writing the contents of the PROM, use a dedicated programming adapter. This permits using a general-purpose PROM programmer for writing data. For details of dedicated programming adapters, refer to the "DEVELOPMENT SUPPORT TOOLS FOR MICROCOMPUTERS" data book.
- Precautions at read operation
  - When reading the contents of the PROM, use a dedicated programming adapter, so that reading can be performed by a general-purpose PROM programmer. For details of dedicated programming adapters, refer to the "DEVELOPMENT SUPPORT TOOLS FOR MICROCOMPUTERS" data book.

1.19 Built-in PROM version

#### (2) One Time PROM version

- Precautions before use
  - The PROM of the One Time PROM version is not tested or screened in the assembly process and following processes. To ensure proper operation after programming, the procedure shown in Figure 1.19.7 is recommended to verify programming.



#### (3) Built-in EPROM version

- Precautions on erasing
  - Sunlight and fluorescent light include light that may erase the information written in the built-in PROM. When using the built-in EPROM version in the read mode, be sure to cover the transparent glass portion with a seal.
  - This seal to cover the transparent glass portion is prepared on our side. Be careful not to bring the seal into contact with the microcomputer lead wires when covering the portion with the seal because this seal is made of metal (aluminum).
  - Before erasing data, clean the transparent glass. If any finger stain or seal adhesive is stuck to the transparent glass, this prevents ultraviolet rays from passing, thereby affecting the erase characteristic adversely.

## 1.20 Emulator MCU

## **1.20 Emulator MCU**

The M37471RSS and the M37478RSS are emulator MCUs for the 7470/7471/7477/7478 group software development. When an emulator is connected to the socket on the top surface, user program debugging can be performed efficiently by using a real-time trace function, etc.

It is possible to monitor every internal bus information through the emulator because 16 address bus signals, two-way data bus signals and SYNC,  $\overline{RD}$ ,  $\overline{WR}$  and  $\phi$  signals are output from the socket on the top surface.

In the debug system using the M37471RSS and the M37478RSS, the MCU pins for emulator are directly connected to the user system. This permits debugging in a condition similar to a real mounting condition. For details of development support systems for the M37471RSS and the M37478RSS, refer to the **"DEVELOPMENT SUPPORT TOOLS FOR MICROCOMPUTER"** data book.

Figure 1.20.1 shows a pin connection diagram of the M37471RSS and M37478RSS.



Fig. 1.20.1 Pin configuration of M37471RSS and M37478RSS

## **1.21 Electrical characteristics**

#### **1.21.1 Electrical characteristics**

#### (1) 7470 group electrical characteristics

Table 1.21.1 shows the absolute maximum ratings of the 7470 group. Table 1.21.2 shows the recommended operating conditions. Table 1.21.3 shows the electrical characteristics. Table 1.21.4 shows the A-D converter characteristics.

| Table 1 | .21.1 | Absolute | maximum | ratings | (7470    | aroup) |
|---------|-------|----------|---------|---------|----------|--------|
|         |       | Absolute | maximum | ratings | (1 + 1 0 | group, |

| Symbol | Parameter             | Conditions                      | Ratings         | Unit |
|--------|-----------------------|---------------------------------|-----------------|------|
| Vcc    | Power source voltage  | All voltages are based on Vss.  | -0.3 to +7      | V    |
| Vi     | Input voltage         | 5                               | -0.3 to Vcc+0.3 | V    |
| Vo     | Output voltage        | Output transistors are cut-off. | -0.3 to Vcc+0.3 | V    |
| Pd     | Power dissipation     | Ta = 25 °C                      | 1000            | mW   |
| Topr   | Operating temperature |                                 | -20 to +85      | °C   |
| Tstg   | Storage temperature   |                                 | -40 to +150     | °C   |

### Table 1.21.2 Recommended operating conditions (7470 group)

| (Vcc - 27 V to 55 V Vs                                | $s = 0 V T_2 = -20 °C t_0$ | +85 °C, unless otherwise noted) |
|-------------------------------------------------------|----------------------------|---------------------------------|
| $(v \cup c = 2.7 v \cup 5.5 v, v = 2.7 v \cup 5.5 v)$ | 5 = 0 v, $1a = -20 c t0$   | tob C, unless otherwise noted)  |

| <u> </u>      |                                                                                        |                                    | Limits |      |            | 11   |
|---------------|----------------------------------------------------------------------------------------|------------------------------------|--------|------|------------|------|
| Symbol        | Para                                                                                   | meter                              | Min.   | Тур. | Max.       | Unit |
| \/            | D                                                                                      | f(XIN) = 8.0 MHz                   | 4.5    | 5.0  | 5.5        | V    |
| Vcc           |                                                                                        | f(XIN) = (2.2VCC - 2.0)MHz         | 2.7    |      | 4.5        | V    |
| Vss           | Power source voltage                                                                   |                                    |        | 0    |            | V    |
| Viн           | "H" input voltage P00 to P07, P10                                                      | to P17, P30 to P33                 | 0.8Vcc |      | Vcc        | V    |
| Vih           | "H" input voltage P20 to P23, P40                                                      | , P41                              | 0.7Vcc |      | Vcc        | V    |
| Viн           | "H" input voltage XIN, RESET                                                           |                                    | 0.8Vcc |      | Vcc        | V    |
| VIL           | "L" input voltage P00 to P07, P10                                                      | to P17, P30 to P33                 | 0      |      | 0.2Vcc     | V    |
| VIL           | "L" input voltage P20 to P23, P40,                                                     | P41                                | 0      |      | 0.25Vcc    | V    |
| VIL           | "L" input voltage XIN                                                                  |                                    | 0      |      | 0.16Vcc    | V    |
| VIL           | "L" input voltage RESET                                                                | F.A                                | 0      |      | 0.12Vcc    | V    |
| IOH(sum)      | "H" sum output current of P00 to                                                       | P07 and P40 and P41                |        |      | -30        | mA   |
| loн(sum)      | "H" sum output current of P10 to                                                       | P17 and P20 to P23                 |        |      | -30        | mA   |
| IOL(sum)      | "L" sum output current of P00 to                                                       | P07, P40 and P41                   |        |      | 60         | mA   |
| IoL(sum)      | "L" sum output current of P10 to                                                       | P17 and P20 to P23                 |        |      | 60         | mA   |
| Іон(peak)     | "H" peak output current                                                                |                                    |        |      | -10        | mA   |
| 1011(p 0011)  | P00 to P07, P10 to P17, P20 to P                                                       | 23, P40, P41                       |        |      |            |      |
| lol(peak)     | "L" peak output current                                                                |                                    |        |      | 20         | mA   |
| 101(p 0 0.1.) | P00 to P07, P10 to P17, P20 to P                                                       | 23, P40, P41                       |        |      |            |      |
| loн(avg)      | "H" average output current                                                             |                                    |        | -5   | mA         |      |
| ····(-··g)    | P00 to P07, P10 to P17, P20 to P                                                       | 23, P40, P41 (Note 1)              |        |      |            |      |
| lol(avg)      | "L" average output current                                                             |                                    |        |      | 10         | mA   |
|               | P00 to P07, P10 to P17, P20 to P                                                       | 23, P40, P41 (Note 1)              |        |      |            |      |
|               | Timer input frequency                                                                  | f(XIN) = 8 MHz                     |        |      | 2          | MHz  |
| f(CNTR)       | CNTR <sub>0</sub> (P3 <sub>2</sub> ),<br>CNTR <sub>1</sub> (P3 <sub>3</sub> ) (Note 2) | f(XIN) = 4 MHz                     |        |      | 1          | MHz  |
|               | Serial I/O clock input frequency                                                       | f(XIN) = 8 MHz                     |        |      | 2          | MHz  |
| f(CLK)        | CLK (P16) (Note 2)                                                                     | f(XIN) = 4 MHz                     |        |      | 1          | MHz  |
|               | Clock input oscillation frequency                                                      |                                    |        |      | 8          | MHz  |
| f(XIN)        | (Note 2)                                                                               | $V_{CC} = 2.7 V \text{ to } 4.5 V$ |        |      | 2.2Vcc-2.0 | MHz  |
| . ,           |                                                                                        |                                    |        |      | Z.ZVUU-Z.U |      |

Notes 1: The average output current IOH (avg) or IOL (avg) are the average value during a 100 ms.
2: The oscillation frequency is at 50 % duty cycle.

## **1.21 Electrical characteristics**

## Table 1.21.3 Electrical characteristics (7470 group)

|             | i                                              | (Vcc = 2.7                              | V to 5.5 V, Vss =      | = 0 V, Ta = -2          | 20 °C to + |        | ess otherw | ise noted) |
|-------------|------------------------------------------------|-----------------------------------------|------------------------|-------------------------|------------|--------|------------|------------|
| Symbol      | Parameter                                      | Test conditions                         |                        |                         |            | Limits |            | Unit       |
| 0,          |                                                |                                         |                        |                         | Min.       | Тур.   | Max.       |            |
| Vон         | "H" output voltage<br>P00 to P07, P10 to P17   | VCC = 5 V,                              | Iон = -5 mA            |                         | 3.0        |        |            | V          |
|             | P20 to P23, P40, P41                           | Vcc = 3 V,                              | Iон = -1.5 mA          |                         | 2.0        |        |            | V          |
| Vol         | "L" output voltage<br>P00 to P07, P10 to P17   | Vcc = 5 V,                              | IOL = 10  mA           |                         |            |        | 2.0        | V          |
| VOL         | P20 to P23, P40, P41                           | Vcc = 3 V,                              | IOL = 3 mA             |                         |            |        | 1.0        | V          |
| Vt+ – Vt-   | Hysteresis P00 to P07                          | Vcc = 5 V                               |                        |                         |            | 0.5    |            | V          |
| VI+ - VI-   | P30 to P33                                     | Vcc = 3 V                               |                        |                         |            | 0.3    |            | V          |
|             |                                                | Vcc = 5 V                               |                        |                         |            | 0.5    |            | V          |
| Vt+ – Vt-   | Hysteresis RESET                               | Vcc = 3 V                               |                        |                         |            | 0.3    |            | V          |
| Vt+ – Vt-   | Hysteresis P14/SIN                             |                                         |                        | Vcc = 5 V               |            | 0.5    |            | V          |
| VI + - VI - | P16/CLK                                        | Use as SIN                              | or CLK                 | Vcc = 3 V               |            | 0.3    |            | V          |
|             | <b>41 11 1 1 1 1 1 1 1 1</b>                   | VI = 0 V                                |                        | Vcc = 5 V               |            |        | -5         | μA         |
|             | "L" input current                              | Not use pu                              | ll-up transistor       | Vcc = 3 V               |            |        | -3         | μΑ         |
| lı∟         | P00 to P07, P10 to P17                         | VI = 0 V                                | •                      | Vcc = 5 V               | -0.25      | -0.5   | -1.0       | mA         |
|             | P30 to P32, P40, P41                           | Use pull-up                             | transistor             | Vcc = 3 V               | -0.08      | -0.18  | -0.35      | mA         |
|             |                                                |                                         |                        | Vcc = 5 V               | 100        |        | -5         | μA         |
| lı∟         | "L" input current P33                          | VI = 0 V                                |                        | Vcc = 3 V               | Va         |        | -3         | μΑ         |
|             |                                                | $V_{I} = 0 V_{c}$ not                   | t use pull-up tran-    |                         |            |        | -5         | μA         |
|             | "L" input current                              |                                         | se as analog input     |                         | -          |        | -3         | μA         |
| lı∟         | P20 to P23                                     | $V_{I} = 0 V$ , use pull-up transistor, |                        |                         | -0.25      | -0.5   | -1.0       | mA         |
|             | 1 20 10 1 20                                   | not use as a                            |                        | Vcc = 3 V               | -0.08      | -0.18  | -0.35      | mA         |
|             | "L" input current                              | VI = 0 V                                | analog input           | Vcc = 5 V               | 0.00       | 0.10   | -5         | μA         |
| lı∟         | XIN, RESET                                     | XIN is at sto                           | n mode                 | Vcc = 3 V               |            |        | -3         | μΑ         |
|             | "H" input current                              | $V_{I} = V_{CC}$                        |                        | Vcc = 5 V               |            |        | 5          | μΑ         |
| Ін          | P00 to P07, P10 to P17<br>P30 to P32, P40, P41 |                                         | ll-up transistor       | Vcc = 3 V               |            |        | 3          | μΑ         |
|             |                                                |                                         |                        | Vcc = 5 V               |            |        | 5          | μA         |
| Іін         | "H" input current P33                          | VI = VCC                                |                        | VCC = 3 V<br>VCC = 3 V  |            |        | 3          | μΑ         |
|             | "H" input current                              | $V_{\rm L} = V_{\rm CC}$ no             | t use pull-up tran-    | VCC = 5 V<br>VCC = 5 V  |            |        | 5          | μΑ         |
| Іін         | P20 to P23                                     |                                         | se as analog input     |                         |            |        | 3          | μΑ         |
|             | "H" input current                              | VI = VCC                                | se as analog input     | VCC = 5 V<br>VCC = 5 V  |            |        | 5          | μΑ<br>μΑ   |
| Іін         | XIN, RESET                                     |                                         | on modo                | VCC = 3 V<br>VCC = 3 V  |            |        | 3          | μΑ         |
|             | AIN, RESET                                     | XIN is at sto                           | f(XIN) = 8 MHz         | VCC = 3 V               |            | 7      | 14         | mA         |
|             |                                                | eration,                                |                        | Vcc = 5 V               |            | 3.5    | 7          | mA         |
|             |                                                | A-D conversion                          | f(XIN) = 4 MHz         | Vcc = 3 V               |            |        |            | -          |
|             |                                                |                                         |                        | v = 3 V                 |            | 1.8    | 3.6        | mA<br>m A  |
|             |                                                | At system op-<br>eration,               | f(XIN) = 8 MHz         | Vcc = 5 V               |            | 7.5    | 15         | mA         |
|             |                                                | A-D conversion                          | f(XIN) = 4 MHz         |                         |            | 4      | 8          | mA<br>m A  |
| Icc         | Power source current                           |                                         |                        | v c c = 3 V             |            | 2      | 4          | mA<br>m A  |
|             |                                                | At wait made                            | f(XIN) = 8 MHz         | Vcc = 5 V               |            | 2      | 4          | mA         |
|             |                                                | At wait mode                            | f(XIN) = 4 MHz         |                         |            | 1      | 2          | mA         |
|             |                                                |                                         |                        | Vcc = 3 V<br>Ta = 25 °C |            | 0.5    | 1          | mA         |
|             |                                                | At stop mo                              | At stop mode Vcc = 5 V |                         |            | 0.1    | 1          | μA         |
| N/=         |                                                |                                         |                        | Ta = 85 °C              | 0.0        | 1      | 10         | μΑ         |
| Vram        | RAM retention voltage                          | Stop all os                             | ciliation              |                         | 2.0        |        | 5.5        | V          |

### **1.21 Electrical characteristics**

### Table 1.21.4 A-D converter characteristics (7470 group)

(Vcc = 2.7 V to 5.5 V, Vss = 0 V, Ta = -20 °C to +85 °C, f(XIN) = 4 MHz, unless otherwise noted)

| Symbol    | Parameter                        | Test conditions                         | Limits   |        | Unit       |       |
|-----------|----------------------------------|-----------------------------------------|----------|--------|------------|-------|
| Symbol    |                                  |                                         | Min.     | Тур.   | Max.       |       |
| —         | Resolution                       |                                         |          |        | 8          | bits  |
| _         | Non-linearity error              |                                         |          |        | ±2         | LSB   |
| —         | Differential non-linearity error |                                         |          |        | ±0.9       | LSB   |
| Vот       | Zero transition error            | VCC = VREF = 5.12 V, IOL(sum) = 0 mA    |          |        | 2          | LSB   |
| VOI       |                                  | VCC = VREF = 3.072 V, $IOL(sum) = 0 mA$ |          |        | 3          | LSB   |
| Vfst      | Full scale transition error      | VCC = VREF = 5.12 V                     |          |        | 4          | LSB   |
| VF51      |                                  | VCC = VREF = 3.072 V                    |          |        | 7          | LSB   |
| TCONV     | Conversion time                  | f(XIN) = 8 MHz                          |          |        | 12.5       | μs    |
| TCONV     |                                  | f(XIN) = 4 MHz                          |          |        | 25         | μs    |
| Vref      | Reference input voltage          |                                         | 0.5Vcc   |        | Vcc        | V     |
| VREF      |                                  |                                         | (Note)   |        |            |       |
| Rladder   | Ladder resistance value          |                                         | 2        | 5      | 10         | kΩ    |
| Via       | Analog supply voltage            |                                         | 0        |        | Vref       | V     |
| lote: Set | the VREF voltage to 0.5          | Vcc or more and 2 V or more. Whe        | en using | no A-D | converter. | conne |
|           | o Vcc.                           |                                         | e e      |        |            |       |
|           | VCC.                             | nnoun                                   | 30       |        |            |       |

7470/7471/7477/7478 GROUP USER'S MANUAL

## **1.21 Electrical characteristics**

#### (2) 7471 group electrical characteristics

Table 1.21.5 shows the absolute maximum ratings of the 7471 group. Table 1.21.6 shows the recommended operating conditions. Table 1.21.7 shows the electrical characteristics. Table 1.21.8 shows the A-D converter characteristics.

#### Table 1.21.5 Absolute maximum ratings (7471 group)

| Symbol | Parameter             | Conditions                      | Ratings         | Unit |
|--------|-----------------------|---------------------------------|-----------------|------|
| Vcc    | Power source voltage  | All voltages are based on Vss.  | -0.3 to +7      | V    |
| Vi     | Input voltage         | 5                               | -0.3 to Vcc+0.3 | V    |
| Vo     | Output voltage        | Output transistors are cut-off. | -0.3 to Vcc+0.3 | V    |
| Pd     | Power dissipation     | Ta = 25 °C                      | 1000 (Note)     | mW   |
| Topr   | Operating temperature |                                 | -20 to +85      | °C   |
| Tstg   | Storage temperature   |                                 | -40 to +150     | °C   |

Note: The rating is 500 mW for the 56P6N-A package product.

### Table 1.21.6 Recommended operating conditions (7471 group)

(Vcc = 2.7 V to 5.5 V, Vss = AVss = 0 V, Ta = -20 °C to +85 °C, unless otherwise noted)

| Symbol    | Dara                                                            | meter                       |        | Limits |            | Unit |
|-----------|-----------------------------------------------------------------|-----------------------------|--------|--------|------------|------|
| Symbol    | Fala                                                            | illetei                     | Min.   | Тур.   | Max.       | Unit |
| Vcc       | Power source voltage                                            | f(XIN) = 8.0  MHz           | 4.5    | 5.0    | 5.5        | V    |
| VCC       | Fower source voltage                                            | f(XIN) = (2.2Vcc-2.0) MHz   | 2.7    |        | 4.5        | V    |
| Vss       | Power source voltage                                            |                             | 1      | 0      |            | V    |
| AVss      | Analog supply voltage                                           |                             |        | 0      |            | V    |
| Viн       | "H" input voltage P00 to P07, P10                               | to P17, P30 to P33          | 0.8Vcc |        | Vcc        | V    |
| Viн       | "H" input voltage P20 to P27, P40                               | to P43, P50 to P53 (Note 1) | 0.7Vcc |        | Vcc        | V    |
| Viн       | "H" input voltage XIN, RESET                                    |                             | 0.8Vcc |        | Vcc        | V    |
| Vil       | "L" input voltage P00 to P07, P10                               | to P17, P30 to P33          | 0      |        | 0.2Vcc     | V    |
| Vil       | "L" input voltage P20 to P27, P40                               | to P43, P50 to P53 (Note 1) | 0      |        | 0.25Vcc    | V    |
| VIL       | "L" input voltage XIN                                           |                             | 0      |        | 0.16Vcc    | V    |
| VIL       | "L" input voltage RESET                                         |                             | 0      |        | 0.12Vcc    | V    |
| loн(sum)  | "H" sum output current of P00 to                                | P07 and P40 to P43          |        |        | -30        | mA   |
| loн(sum)  | "H" sum output current of P10 to                                | P17 and P20 to P27          |        |        | -30        | mA   |
| loL(sum)  | "L" sum output current of P00 to                                | P07 and P40 to P43          |        |        | 60         | mA   |
| lo∟(sum)  | "L" sum output current of P10 to                                | P17 and P20 to P27          |        |        | 60         | mA   |
| Іон(peak) | "H" peak output current                                         |                             |        |        | -10        | mA   |
| ,         | P00 to P07, P10 to P17, P20 to P2                               | 27, P40 to P43              |        |        |            |      |
| lo∟(peak) | "L" peak output current<br>P00 to P07, P10 to P17, P20 to P2    | 27, P40 to P43              |        |        | 20         | mA   |
| Іон(avg)  | "H" average output current<br>P00 to P07, P10 to P17, P20 to P2 | 27, P40 to P43 (Note 2)     |        |        | -5         | mA   |
| loL(avg)  | "L" average output current<br>P00 to P07, P10 to P17, P20 to P2 |                             |        |        | 10         | mA   |
| f(CNTR)   | Timer input frequency<br>CNTR <sub>0</sub> (P3 <sub>2</sub> )   | f(XIN) = 8 MHz              |        |        | 2          | MHz  |
|           | CNTR1 (P33) (Note 3)                                            | f(XIN) = 4 MHz              |        |        | 1          | MHz  |
| f(CLK)    | Serial I/O clock input frequency                                | f(XIN) = 8 MHz              |        |        | 2          | MHz  |
|           | CLK (P16) (Note 3)                                              | f(XIN) = 4 MHz              |        |        | 1          | MHz  |
| f(Xin)    | Clock input oscillation frequency                               | Vcc = 4.5 V to 5.5 V        |        |        | 8          | MHz  |
|           | (Note 3)                                                        | Vcc = 2.7 V to 4.5 V        |        |        | 2.2Vcc-2.0 | MHz  |
| f(Xcin)   | Sub-clock input oscillation frequer                             | ncy (Note 3, 4)             |        | 32     | 50         | kHz  |

Notes 1: Except when P50 is used as XCIN.

- 2: The average output current IOH(avg) or IOL(avg) are the average value during a 100 ms.
- 3: The oscillation frequency is at 50 % duty cycle.
- 4: Set f(XCIN) < f(XIN)/3 when the sub-clock is used.

## 1.21 Electrical characteristics

#### Т

| Symbol     | Parameter                                        | Test conditions                                                                                                |            |       | Limits |       | Unit |
|------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|-------|--------|-------|------|
| Cymbol     | "H" output voltage                               |                                                                                                                |            | Min.  | Тур.   | Max.  |      |
| √он        | P00 to P07, P10 to P17                           | Vcc = 5 V, IoH = -5 mA                                                                                         |            | 3.0   |        |       | V    |
|            | P20 to P27, P40 to P43                           | Vcc = 3 V, IoH = -1.5 mA                                                                                       |            | 2.0   |        |       | V    |
|            | "L" output voltage                               | Vcc = 5 V, IoL = 10 mA                                                                                         |            |       |        | 2.0   | V    |
| /ol        | P00 to P07, P10 to P17<br>P20 to P27, P40 to P43 | VCC = 3 V, IOL = 3 mA                                                                                          |            |       |        | 1.0   | V    |
|            | Hysteresis P00 to P07                            | Vcc = 5 V                                                                                                      |            |       | 0.5    |       | V    |
| /t+ – Vt–  | P30 to P33                                       | Vcc = 3 V                                                                                                      |            |       | 0.3    |       | V    |
| ,          |                                                  | Vcc = 5 V                                                                                                      |            |       | 0.5    |       | V    |
| /t+ – Vt–  | Hysteresis RESET                                 | Vcc = 3 V                                                                                                      |            |       | 0.3    |       | V    |
|            | Hysteresis P14/SIN                               |                                                                                                                | Vcc = 5 V  |       | 0.5    |       | V    |
| /t+ – Vt-  | P16/CLK                                          | When used as SIN or CLK                                                                                        | Vcc = 3 V  |       | 0.3    |       | V    |
|            | "L" input current                                | VI = 0 V                                                                                                       | Vcc = 5 V  |       |        | -5    | μA   |
|            | P00 to P07, P10 to P17                           | Not use pull-up transistor                                                                                     | Vcc = 3 V  |       |        | -3    | μΑ   |
| L          | P30 to P32, P40 to P43                           | VI = 0 V                                                                                                       | Vcc = 5 V  | -0.25 | -0.5   | -1.0  | mA   |
|            | P50 to P53                                       | Use pull-up transistor                                                                                         | Vcc = 3 V  | -0.08 | -0.18  | -0.35 | mA   |
|            | "I " input ourrent D2a                           | <u>)//- 0)/</u>                                                                                                | Vcc = 5 V  | 100   |        | -5    | μΑ   |
| L          | "L" input current P33                            | VI = 0V                                                                                                        | Vcc = 3 V  | 819   |        | -3    | μΑ   |
|            |                                                  | VI = 0 V, not use pull-up tran-                                                                                | Vcc = 5 V  |       |        | -5    | μA   |
| L          | "L" input current                                | sistor, not use as analog input                                                                                | Vcc = 3 V  |       |        | -3    | μΑ   |
| P20 to P27 | P20 to P27                                       | VI = 0 V, use pull-up transis-                                                                                 | Vcc = 5 V  | -0.25 | -0.5   | -1.0  | mA   |
|            |                                                  | tor, not use as analog input                                                                                   | Vcc = 3 V  | -0.08 | -0.18  | -0.35 | mA   |
| L          | "L" input current                                | VI = 0 V                                                                                                       | Vcc = 5 V  |       |        | -5    | μΑ   |
| L          | XIN, RESET                                       | XIN is at stop mode                                                                                            | Vcc = 3 V  |       |        | -3    | μΑ   |
| н          | "H" input current<br>P00 to P07, P10 to P17      | VI = VCC                                                                                                       | Vcc = 5 V  |       |        | 5     | μΑ   |
| п          | P30 to P32, P40 to P43<br>P50 to P53             | Not use pull-up transistor                                                                                     | Vcc = 3 V  |       |        | 3     | μΑ   |
| ІН         | "H" input current P33                            | VI = Vcc                                                                                                       | Vcc = 5 V  |       |        | 5     | μΑ   |
| П          |                                                  |                                                                                                                | Vcc = 3 V  |       |        | 3     | μΑ   |
| н          | "H" input current                                | VI = Vcc, not use pull-up tran-                                                                                | Vcc = 5 V  |       |        | 5     | μΑ   |
| л          | P20 to P27                                       | sistor, not use as analog input                                                                                |            |       |        | 3     | μΑ   |
| н          | "H" input current                                | VI = VCC                                                                                                       | Vcc = 5 V  |       |        | 5     | μΑ   |
|            | XIN, RESET                                       | XIN is at stop mode                                                                                            | Vcc = 3 V  |       |        | 3     | μA   |
|            |                                                  | At system op-<br>eration, $f(XIN) = 8 \text{ MHz}$                                                             | Vcc = 5 V  |       | 7      | 14    | mA   |
|            |                                                  | A-D conversion<br>is not executed $f(XIN) = 4$ MHz                                                             |            |       | 3.5    | 7     | mA   |
|            |                                                  | · · ·                                                                                                          | Vcc = 3 V  |       | 1.8    | 3.6   | mA   |
|            |                                                  | At system op-<br>eration. $f(XIN) = 8 \text{ MHz}$                                                             | Vcc = 5 V  |       | 7.5    | 15    | mA   |
|            |                                                  | $\begin{array}{c} A-D \text{ conversion} \\ \text{is executed} \end{array} f(XIN) = 4 \text{ MHz} \end{array}$ |            |       | 4      | 8     | mA   |
|            |                                                  |                                                                                                                | Vcc = 3 V  |       | 2      | 4     | mA   |
|            |                                                  | In low-speed mode, Ta = $25^{\circ}$ C, low-power mode f(XCIN) = 32 kHz                                        | Vcc = 5 V  |       | 30     | 80    | μA   |
|            | Device course ourset                             | At A-D conversion is not executed                                                                              | Vcc = 3 V  |       | 15     | 40    | μΑ   |
| CC         | Power source current                             | f(XIN) = 8 MHz                                                                                                 | Vcc = 5 V  |       | 2      | 4     | mA   |
|            |                                                  | At wait mode $f(X_{1N}) = 4$ MHz                                                                               |            |       | 1      | 2     | mA   |
|            |                                                  | f(XIN) = 4  MHz                                                                                                | Vcc = 3 V  |       | 0.5    | 1     | mA   |
|            |                                                  | At wait mode, $Ta = 25^{\circ}C$ ,                                                                             | Vcc = 5 V  |       | 3      | 12    | μΑ   |
|            |                                                  | low-power mode, f(Xcin) = 32 kHz                                                                               | Vcc = 3 V  |       | 2      | 8     | μΑ   |
|            |                                                  |                                                                                                                | Ta = 25 °C |       | 0.1    | 1     | μA   |
|            |                                                  | At stop mode, $Vcc = 5 V$                                                                                      | Ta = 85 °C |       | 1      | 10    | μΑ   |
| /RAM       | RAM retention voltage                            | Stop all oscillation                                                                                           |            | 2.0   | 1      | 5.5   | V    |

Stop all oscillation

Vram

RAM retention voltage

V

2.0

5.5

## **1.21 Electrical characteristics**

### Table 1.21.8 A-D converter characteristics (7471 group)

(Vcc = 2.7 V to 5.5 V, Vss = AVss = 0 V, Ta = -20 °C to +85 °C, f(XIN) = 4 MHz, unless otherwise noted)

| Symbol  | Parameter                        | Test conditions                        | Limits   |         | Unit       |       |
|---------|----------------------------------|----------------------------------------|----------|---------|------------|-------|
| Symbol  |                                  |                                        | Min.     | Тур.    | Max.       |       |
| —       | Resolution                       |                                        |          |         | 8          | bits  |
| —       | Non-linearity error              |                                        |          |         | ±2         | LSB   |
|         | Differential non-linearity error |                                        |          |         | ±0.9       | LSB   |
| Vот     | Zero transition error            | Vcc = Vref = 5.12 V, $Iol(sum) = 0 mA$ |          |         | 2          | LSB   |
| VOT     |                                  | VCC = VREF = 3.072 V, IOL(sum) = 0 mA  |          |         | 3          | LSB   |
| Vfst    | Full scale transition error      | V = VREF = 5.12 V                      |          |         | 4          | LSB   |
| VIOI    |                                  | VCC = VREF = 3.072 V                   |          |         | 7          | LSB   |
| TCONV   | Conversion time                  | f(XIN) = 8 MHz                         |          |         | 12.5       | μs    |
|         |                                  | f(XIN) = 4 MHz                         | a =\/    |         | 25         | μs    |
| Vref    | Reference input voltage          |                                        | 0.5Vcc   |         | Vcc        | V     |
|         |                                  |                                        | (Note)   |         |            |       |
| RLADDER | Ladder resistance value          |                                        | 2        | 5       | 10         | kΩ    |
| Via     | Analog input voltage             |                                        | 0        |         | Vref       | V     |
|         | VCC.                             | Vcc or more and 2 $V$ or more. Wh      | en using | IIU A-D | conventer, | conne |
|         |                                  | auns                                   |          |         |            |       |
|         |                                  | announ                                 |          |         |            |       |
|         |                                  |                                        |          |         |            |       |

7470/7471/7477/7478 GROUP USER'S MANUAL

**1.21 Electrical characteristics** 

#### (3) 7477 group electrical characteristics

Table 1.21.9 shows the absolute maximum ratings of the 7477 group. Table 1.21.10 shows the recommended operating conditions. Table 1.21.11 shows the electrical characteristics. Table 1.21.12 shows the A-D converter characteristics.

Table 1.21.9 Absolute maximum ratings (7477group)

| Symbol | Parameter             | Conditions                      | Ratings              | Unit |
|--------|-----------------------|---------------------------------|----------------------|------|
| Vcc    | Power source voltage  | All voltages are based on Vss.  | -0.3 to +7           | V    |
| Vi     | Input voltage         | -                               | -0.3 to Vcc+0.3      | V    |
| Vo     | Output voltage        | Output transistors are cut-off. | -0.3 to Vcc+0.3      | V    |
| Pd     | Power dissipation     | Ta = 25 °C                      | 1000 (Note 1)        | mW   |
| Topr   | Operating temperature |                                 | -20 to +85 (Note 2)  | °C   |
| Tstg   | Storage temperature   |                                 | -40 to +150 (Note 3) | °C   |

Notes 1: The rating is 500 mW for the 32P2W-A package product.

2: -40 °C to +85 °C for extended operating temperature version.

3: -65 °C to +150 °C for extended operating temperature version.

#### Table 1.21.10 Recommended operating conditions (7477 group)

(Vcc = 2.7 V to 5.5 V, Vss = 0 V, Ta = -20 °C to +85 °C(Note 1), unless otherwise noted)

|           |                                                                        |        | 1      | 1          |      |
|-----------|------------------------------------------------------------------------|--------|--------|------------|------|
| Symbol    | Parameter                                                              |        | Limits |            | Unit |
|           |                                                                        | Min.   | Тур.   | Max.       |      |
| Vcc       | Power source voltage $f(XIN) = 8.0 \text{ MHz}$                        | 4.5    | 5.0    | 5.5        | V    |
|           | f(XIN) = (2.2VCC-2.0) MHz                                              | 2.7    |        | 4.5        | V    |
| Vss       | Power source voltage                                                   |        | 0      |            | V    |
| Viн       | "H" input voltage P00 to P07, P10 to P17, P30 to P33 📥 📃               | 0.8Vcc |        | Vcc        | V    |
| Viн       | "H" input voltage P20 to P23, P40, P41                                 | 0.7Vcc |        | Vcc        | V    |
| Viн       | "H" input voltage XIN, RESET                                           | 0.8Vcc |        | Vcc        | V    |
| Vil       | "L" input voltage P00 to P07, P10 to P17, P30 to P33                   | 0      |        | 0.2Vcc     | V    |
| Vil       | "L" input voltage P20 to P23, P40, P41                                 | 0      |        | 0.25Vcc    | V    |
| Vil       | "L" input voltage XIN                                                  | 0      |        | 0.16Vcc    | V    |
| VIL       | "L" input voltage RESET                                                | 0      |        | 0.12Vcc    | V    |
| loн(sum)  | "H" sum output current P0o to P07, P4o and P41                         |        |        | -30        | mA   |
| loн(sum)  | "H" sum output current P1o to P17                                      |        |        | -30        | mA   |
| IoL(sum)  | "L" sum output current P00 to P07, P40 and P41                         |        |        | 60         | mA   |
| loL(sum)  | "L" sum output current P1o to P17                                      |        |        | 60         | mA   |
|           | "H" peak output current                                                |        |        | -10        | mA   |
| loн(peak) | P00 to P07, P10 to P17, P40, P41                                       |        |        | -10        | IIIA |
| lol(peak) | "L" peak output current                                                |        |        | 20         | m۸   |
| ioc(peak) | P00 to P07, P10 to P17, P40, P41                                       |        |        | 20         | mA   |
|           | "H" average output current                                             |        |        | -5         | m۸   |
| Іон(avg)  | P00 to P07, P10 to P17, P40, P41 (Note 2)                              |        |        | -5         | mA   |
|           | "L" average output current                                             |        |        | 10         |      |
| lol(avg)  | P00 to P07, P10 to P17, P40, P41 (Note 2)                              |        |        | 10         | mA   |
|           | Timer input frequency f(XIN) = 8 MHz                                   |        |        | 2          | MHz  |
| f(CNTR)   | CNTR0 (P32), CNTR1 (P33) (Note 3) f(XIN) = 4 MHz                       |        |        | 1          | MHz  |
|           | Use as clock synchro-  f(XIN) = 8 MHz                                  |        |        | 500        | kHz  |
|           | Serial I/O clock input frequency nous serial I/O mode $f(XIN) = 4$ MHz |        |        | 250        | kHz  |
| f(Sclk)   | SCLK (P16) (Note 3) Use as UART f(XIN) = 8 MHz                         |        |        | 2          | MHz  |
|           | mode f(XIN) = 4 MHz                                                    |        |        | 1          | MHz  |
|           | Clock input oscillation frequency Vcc = 4.5 V to 5.5 V                 |        |        | 8          | MHz  |
| f(XIN)    | (Note 3) Vcc = 2.7 V to 4.5 V                                          |        |        | 2.2Vcc-2.0 | MHz  |

Notes 1: -40 °C to +85 °C for extended operating temperature version.

**2:** The average output current IOH (avg) or IOL (avg) are the average value during a 100 ms. **3:** The oscillation frequency is at 50 % duty cycle.

## **1.21 Electrical characteristics**

## Table 1.21.11 Electrical characteristics (7477 group)

(Vcc = 2.7 V to 5.5 V, Vss = 0 V, Ta = -20 °C to +85 °C(Note), unless otherwise noted)

| Querra ha a l | Descenter                                    |                                       | To at some ditions       |            |       | Limits |       | 11   |
|---------------|----------------------------------------------|---------------------------------------|--------------------------|------------|-------|--------|-------|------|
| Symbol        | Parameter                                    |                                       | Test conditions          |            | Min.  | Тур.   | Max.  | Unit |
| Vон           | "H" output voltage<br>P00 to P07, P10 to P17 | VCC = 5 V,                            | Юн = -5 mA               |            | 3.0   |        |       | V    |
| VOIT          | P40, P41                                     | Vcc = 3 V,                            | Vcc = 3 V, Iон = -1.5 mA |            | 2.0   |        |       | V    |
| Vol           | "L" output voltage<br>P00 to P07, P10 to P17 | VCC = 5 V,                            | Iol = 10 mA              |            |       |        | 2.0   | V    |
| VOL           | P40, P41                                     | · · · · · · · · · · · · · · · · · · · | Iol = 3 mA               |            |       |        | 1.0   | V    |
| Vt+ – Vt-     | Hysteresis P00 to P07                        | Vcc = 5 V                             |                          |            |       | 0.5    |       | V    |
|               | P30 to P33                                   |                                       | Vcc = 3 V                |            |       | 0.3    |       | V    |
| Vt+ – Vt-     | Hysteresis RESET                             |                                       | /cc = 5 V                |            |       | 0.5    |       | V    |
|               | -                                            | Vcc = 3 V                             |                          |            |       | 0.3    |       | V    |
| Vt+ – Vt-     | Hysteresis P14/RxD                           | When used                             | as RxD or SCLK           | Vcc = 5 V  |       | 0.5    |       | V    |
|               | P16/Sclk                                     |                                       |                          | Vcc = 3 V  |       | 0.3    |       | V    |
|               | "L" input current                            | VI = 0 V                              |                          | Vcc = 5 V  |       |        | -5    | μA   |
| liL           | P00 to P07, P10 to P17                       |                                       | ll-up transistor         | Vcc = 3 V  |       |        | -3    | μA   |
|               | P30 to P32, P40, P41                         | VI = 0 V                              |                          | Vcc = 5 V  | -0.25 | -0.5   | -1.0  | mA   |
|               |                                              | Use pull-up                           | transistor               | Vcc = 3 V  | -0.08 | -0.18  | -0.35 | mA   |
| IL            | "L" input current P33                        | VI = 0V                               |                          | Vcc = 5 V  |       |        | -5    | μA   |
|               |                                              |                                       |                          | Vcc = 3 V  | V.    |        | -3    | μA   |
| IL            | "L" input current<br>P20 to P23              | VI = 0 V,                             |                          | Vcc = 5 V  |       |        | -5    | μA   |
|               |                                              |                                       | analog input             | Vcc = 3 V  | 2     |        | -3    | μA   |
| IL            | "L" input current                            | VI = 0 V                              |                          | Vcc = 5 V  |       |        | -5    | μA   |
|               | XIN, RESET                                   | XIN is at sto                         | op mode                  | Vcc = 3 V  |       |        | -3    | μA   |
| Іін           | "H" input current<br>P00 to P07, P10 to P17  | VI = VCC                              |                          | Vcc = 5 V  |       |        | 5     | μΑ   |
|               | P30 to P32, P40, P41                         | Not use pu                            | ll-up transistor         | Vcc = 3 V  |       |        | 3     | μA   |
| Іін           | "H" input current P33                        | VI = Vcc                              |                          | Vcc = 5 V  |       |        | 5     | μA   |
|               |                                              |                                       |                          | Vcc = 3 V  |       |        | 3     | μA   |
| Іін           | "H" input current                            | VI = VCC                              |                          | Vcc = 5 V  |       |        | 5     | μA   |
|               | P20 to P23                                   | Not use as                            | analog input             | VCC = 3 V  |       |        | 3     | μA   |
| ІН            | "H" input current                            | VI = VCC                              |                          | Vcc = 5 V  |       |        | 5     | μA   |
|               | XIN, RESET                                   | XIN is at sto                         | op mode                  | VCC = 3 V  |       |        | 3     | μA   |
|               |                                              | At system op-<br>eration,             | f(XIN) = 8 MHz           | Vcc = 5 V  |       | 7      | 14    | mA   |
|               |                                              |                                       | f(XIN) = 4 MHz           |            |       | 3.5    | 7     | mA   |
|               |                                              |                                       |                          | Vcc = 3 V  |       | 1.8    | 3.6   | mA   |
|               |                                              | At system op-<br>eration,             | f(XIN) = 8 MHz           | Vcc = 5 V  |       | 7.5    | 15    | mA   |
|               |                                              | A-D conversion                        |                          |            |       | 4      | 8     | mA   |
| lcc           | Power source current                         | is executed                           | f(XIN) = 4 MHz           | Vcc = 3 V  |       | 2      | 4     | mA   |
|               |                                              |                                       | f(XIN) = 8 MHz           |            |       | 2      | 4     | mA   |
|               |                                              | At wait mode                          |                          | Vcc = 5 V  |       | 1      | 2     | mA   |
|               |                                              |                                       | f(XIN) = 4 MHz           | Vcc = 3 V  |       | 0.5    | 1     | mA   |
|               |                                              |                                       |                          | Ta = 25 °C |       | 0.1    | 1     | μA   |
|               |                                              | At stop mo                            | de, Vcc = 5 V            | Ta = 85 °C |       | 1      | 10    | μA   |
| Vram          | RAM retention voltage                        | Stop all os                           |                          |            | 2.0   |        | 5.5   | V    |

Note: -40 °C to +85 °C for extended operating temperature version.

### **1.21 Electrical characteristics**

### Table 1.21.12 A-D converter characteristics (7477 group)

(Vcc = 2.7 V to 5.5 V, Vss = 0 V, Ta = -20 °C to +85 °C(Note 1), unless otherwise noted)

| Symbol  | Parameter               | Test conditions                      |          | Limits |      | Unit |
|---------|-------------------------|--------------------------------------|----------|--------|------|------|
| Symbol  | Parameter               |                                      | Min.     | Тур.   | Max. | Unit |
| —       | Resolution              |                                      |          |        | 8    | bits |
| _       | Absolute accuracy       |                                      |          |        | ±3   | LSB  |
| Teerry  | Conversion time         | Vcc = 4.5 V to 5.5 V, f(XIN) = 8 MHz |          |        | 12.5 | μs   |
| TCONV   |                         | Vcc = 2.7 V to 5.5 V, f(XIN) = 4 MHz |          |        | 25   | μs   |
| \/      | Deference input voltage |                                      | 0.5Vcc   |        | Vcc  | V    |
| Vref    | Reference input voltage |                                      | (Note 2) |        | VCC  | v    |
| RLADDER | Ladder resistance value |                                      | 2        | 5      | 10   | kΩ   |
| VIA     | Analog input voltage    |                                      | 0        |        | Vref | V    |

Notes 1: -40 °C to +85 °C for extended operating temperature version.

2: Set the VREF voltage to 0.5 VCC or more and 2 V or more. When using no A-D converter, connect it to Vcc.

## **1.21 Electrical characteristics**

### (4) 7478 group electrical characteristics

Table 1.21.13 shows the absolute maximum ratings of the 7478 group. Table 1.21.14 shows the recommended operating conditions. Table 1.21.15 shows the electrical characteristics. Table 1.21.16 shows the A-D converter characteristics.

#### Table 1.21.13 Absolute maximum ratings (7478 group)

| Symbol | Parameter             | Conditions                      | Ratings              | Unit |
|--------|-----------------------|---------------------------------|----------------------|------|
| Vcc    | Power source voltage  | All voltages are based on Vss.  | -0.3 to +7           | V    |
| Vi     | Input voltage         | -                               | -0.3 to Vcc+0.3      | V    |
| Vo     | Output voltage        | Output transistors are cut-off. | -0.3 to Vcc+0.3      | V    |
| Pd     | Power dissipation     | Ta = 25 °C                      | 1000 (Note 1)        | mW   |
| Topr   | Operating temperature |                                 | -20 to +85 (Note 2)  | °C   |
| Tstg   | Storage temperature   |                                 | -40 to +150 (Note 3) | °C   |

Notes 1: The rating is 500 mW for the 56P6N-A package product.

**2:** -40 °C to +85 °C for extended operating temperature version.

**3:** -65 °C to +150 °C for extended operating temperature version.

#### Table 1.21.14 Recommended operating conditions (7478 group)

(Vcc = 2.7 V to 5.5 V, Vss = AVss = 0 V, Ta = -20 °C to +85 °C(Note 1), unless otherwise noted)

|                                             | •                                  | ,                                             |        |        |            |                                                                                                                                |  |
|---------------------------------------------|------------------------------------|-----------------------------------------------|--------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                                      | Boro                               | meter                                         | N.S.   | Limits |            | Linit                                                                                                                          |  |
| Symbol                                      | Fala                               |                                               | Min.   | Тур.   | Max.       | Unit<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>MA<br>mA<br>mA<br>mA<br>mA<br>mA<br>mA<br>mA<br>MHz<br>MHz |  |
| Vcc                                         | Power source voltage               | f(XIN) = 8.0 MHz                              | 4.5    | 5.0    | 5.5        | V                                                                                                                              |  |
| VCC                                         | Power source voltage               | f(XIN) =(2.2Vcc-2.0) MHz                      | 2.7    |        | 4.5        | V                                                                                                                              |  |
| Vss                                         | Power source voltage               |                                               |        | 0      |            | V                                                                                                                              |  |
| AVss                                        | Analog supply voltage              |                                               |        | 0      |            | V                                                                                                                              |  |
| Viн                                         | "H" input voltage P00 to P07, P10  | to P17, P30 to P33                            | 0.8Vcc |        | Vcc        | V                                                                                                                              |  |
| Viн                                         | "H" input voltage P20 to P27, P40  | to P43, P50 to P53 (Note 2)                   | 0.7Vcc |        | Vcc        | V                                                                                                                              |  |
| Viн                                         | "H" input voltage XIN, RESET       |                                               | 0.8Vcc |        | Vcc        | V                                                                                                                              |  |
| VIL                                         | "L" input voltage P00 to P07, P10  | to P17, P30 to P33                            | 0      |        | 0.2Vcc     | V                                                                                                                              |  |
| VIL                                         | "L" input voltage P20 to P27, P40  | to P43, P50 to P53 (Note 2)                   | 0      |        | 0.25Vcc    | V                                                                                                                              |  |
| VIL                                         | "L" input voltage XIN              |                                               | 0      |        | 0.16Vcc    | V                                                                                                                              |  |
| VIL                                         | "L" input voltage RESET            |                                               | 0      |        | 0.12Vcc    | V                                                                                                                              |  |
| loн(sum)                                    | "H" sum output current of P00 to   | P07 and P40 to P43                            |        |        | -30        | mA                                                                                                                             |  |
| loн(sum)                                    | "H" sum output current of P10 to   | P17                                           |        |        | -30        | mA                                                                                                                             |  |
| lo <sub>L</sub> (sum)                       | "L" sum output current of P00 to   | P07 and P40 toP43                             |        |        | 60         | mA                                                                                                                             |  |
| loL(sum)                                    | "L" sum output current of P1o to   |                                               |        |        | 60         | mA                                                                                                                             |  |
|                                             | "H" peak output current            |                                               |        |        | 10         | <b>س</b> ۸                                                                                                                     |  |
| loн(peak)                                   | P00 to P07, P10 to P17, P40 to P   | 43                                            |        |        | -10        | mA                                                                                                                             |  |
| loL(peak)                                   | "L" peak output current            |                                               |        |        | 20         | m۸                                                                                                                             |  |
| ioc(peak)                                   | P00 to P07, P10 to P17, P40 to P   | 43                                            |        |        | 20         | IIIA                                                                                                                           |  |
| loн(avg)                                    | "H" average output current         |                                               |        |        | -5         | m۸                                                                                                                             |  |
| IOH(avy)                                    | P00 to P07, P10 to P17, P40 to P   | 43 (Note 3)                                   |        |        | -5         | IIIA                                                                                                                           |  |
| loL(avg)                                    | "L" average output current         |                                               |        |        | 10         | m۸                                                                                                                             |  |
| IOL(avy)                                    | P00 to P07, P10 to P17, P40 to P   | 43 (Note 3)                                   |        |        | 10         | IIIA                                                                                                                           |  |
| f(CNTR)                                     | Timer input frequency              | f(XIN) = 8 MHz                                |        |        | 2          | MHz                                                                                                                            |  |
|                                             | CNTR0 (P32), CNTR1 (P33) (Note 4)  |                                               |        |        | 1          | MHz                                                                                                                            |  |
|                                             |                                    | Use as clock synchro- $f(XIN) = 8 MHz$        |        |        | 500        | kHz                                                                                                                            |  |
| f(Sclk)                                     | Serial I/O clock input frequency   | nous serial I/O mode $f(XIN) = 4 \text{ MHz}$ |        |        | 250        | kHz                                                                                                                            |  |
| I(SCLK)                                     | SCLK (P16) (Note 4)                | Use as UART f(XIN) = 8 MHz                    |        |        | 2          | MHz                                                                                                                            |  |
|                                             |                                    | mode $f(XIN) = 4 MHz$                         |        |        | 1          | MHz                                                                                                                            |  |
| <b>f</b> ( <b>X</b> , <b>n</b> , <b>n</b> ) | Clock input oscillation frequency  | Vcc = 4.5 V to 5.5 V                          |        |        | 8          | MHz                                                                                                                            |  |
| f(Xin)                                      | (Note 4)                           | Vcc = 2.7 V to 4.5 V                          |        |        | 2.2Vcc-2.0 | MHz                                                                                                                            |  |
| f(Xcin)                                     | Sub-clock input oscillation freque | ncy (Notes 4, 5)                              |        | 32     | 50         | kHz                                                                                                                            |  |

**Notes 1:** -40 °C to +85 °C for extended operating temperature version.

2: Except when P50 is used as XCIN.

3: The average output current IOH (avg) and IOL (avg) are the average value during a 100 ms.

4: The oscillation frequency is at 50 % duty cycle.

**5:** Set f(XCIN) < f(XIN)/3 when the sub-clock is used.

## 1.21 Electrical characteristics

| Oursels al | Denemeter                                    | Test see dition                                                                                   | _                             |         | Limits |       | 1.1      |
|------------|----------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------|---------|--------|-------|----------|
| Symbol     | Parameter                                    | Test condition                                                                                    | S                             | Min.    | Тур.   | Max.  | Unit     |
|            | "H" output voltage                           | Vcc = 5 V, Iон = -5 mA                                                                            |                               | 3.0     |        |       | V        |
| /он        | P00 to P07, P10 to P17<br>P40 to P43         | Vcc = 3 V, Iон = -1.5 mA                                                                          | L .                           | 2.0     |        |       | V        |
| /ol        | "L" output voltage<br>P00 to P07, P10 to P17 | Vcc = 5 V, IoL = 10 mA                                                                            |                               |         |        | 2.0   | V        |
| /OL        | P40 to P43                                   | Vcc = 3 V, $IoL = 3 mA$                                                                           |                               |         |        | 1.0   | V        |
| /t+ – Vt-  | Hysteresis P00 to P07                        | Vcc = 5 V                                                                                         |                               |         | 0.5    |       | V        |
|            | P30 to P33                                   | Vcc = 3 V                                                                                         |                               |         | 0.3    |       | V<br>V   |
| /t+ – Vt-  | Hysteresis RESET                             | Vcc = 5 V $Vcc = 3 V$                                                                             |                               |         | 0.5    |       | V        |
| /t+ – Vt–  | Hysteresis P14/RxD                           | When used as RxD or ScL                                                                           | Vcc = 5 V                     |         | 0.5    |       | V        |
| /1+ - v1-  | P16/SCLK                                     |                                                                                                   | VCC = 3 V                     |         | 0.3    |       | V        |
|            | "L" input current                            | VI = 0 V                                                                                          | Vcc = 5 V                     |         |        | -5    | μΑ       |
| IL         | P00 to P07, P10 to P17                       | Not use pull-up transistor                                                                        | Vcc = 3 V                     |         |        | -3    | μA       |
|            | P30 to P32, P40 to P43                       | VI = 0 V                                                                                          | Vcc = 5 V                     | -0.25   | -0.5   | -1.0  | mA       |
|            | P50 to P53                                   | Use pull-up transistor                                                                            | Vcc = 3 V                     | -0.08   | -0.18  | -0.35 | mA       |
| IL         | "L" input current P33                        | VI = 0V                                                                                           | Vcc = 5 V                     |         |        | -5    | μA       |
|            |                                              |                                                                                                   | Vcc = 3 V                     | X.      |        | -3    | μΑ       |
| IL         | "L" input current                            | VI = 0 V                                                                                          | Vcc = 5 V                     | -       |        | -5    | μA       |
|            | P20 to P27                                   | Not use as analog input                                                                           | Vcc = 3 V                     | <u></u> |        | -3    | μA       |
| IL         | "L" input current                            | $V_1 = 0 V$                                                                                       | Vcc = 5 V                     |         |        | -5    | μA       |
|            | XIN, RESET                                   | XIN is at stop mode                                                                               | Vcc = 3 V                     |         |        | -3    | μA       |
|            | "H" input current                            |                                                                                                   | Vcc = 5 V                     |         |        | 5     | μA       |
| н          | P00 to P07, P10 to P17                       | VI = VCC,                                                                                         |                               |         |        | -     | P -      |
|            | P30 to P32, P40 to P43                       | Not use pull-up transistor                                                                        | Vcc = 3 V                     |         |        | 3     | μA       |
|            | P50 to P53                                   |                                                                                                   |                               |         |        |       |          |
| н          | "H" input current P33                        | VI = VCC                                                                                          | $\frac{Vcc = 5 V}{Vcc = 3 V}$ |         |        | 5     | μΑ<br>μΑ |
|            | "H" input current                            | VI = VCC                                                                                          | Vcc = 5 V                     |         |        | 5     | μA       |
| IH         | P20 to P27                                   | Not use as analog input                                                                           | Vcc = 3 V                     |         |        | 3     | μΑ       |
|            | "H" input current                            | VI = VCC                                                                                          | Vcc = 5 V                     |         |        | 5     | μA       |
| IH         | XIN, RESET                                   | XIN is at stop mode                                                                               | Vcc = 3 V                     |         |        | 3     | μΑ       |
|            |                                              | At system op- f(XIN) = 8 MH                                                                       | 7                             |         | 7      | 14    | mA       |
|            |                                              | A-D conversion                                                                                    |                               |         | 3.5    | 7     | mA       |
|            |                                              | is not executed $f(XIN) = 4$ MH:                                                                  | VCC = 3 V                     |         | 1.8    | 3.6   | mA       |
|            |                                              | At system op- f(XIN) = 8 MH                                                                       | -                             |         | 7.5    | 15    | mA       |
|            |                                              | eration,                                                                                          | $\neg$ vcc = 5 v              |         | 4      | 8     | mA       |
|            |                                              | $\begin{array}{c} \text{A-D conversion} \\ \text{is executed} \end{array} f(XIN) = 4 \text{ MHz}$ | VCC = 3 V                     |         | 2      | 4     | mA       |
|            |                                              | At low-speed mode, Ta = 25°C, low                                                                 | <sup>/-</sup> Vcc = 5 V       |         | 30     | 80    | μA       |
| сс         | Power source current                         | power mode, f (Xcin) = 32 kHz, A-<br>conversion is not executed                                   | Vcc = 3 V                     |         | 15     | 40    | μA       |
|            |                                              | f(XIN) = 8  MHz                                                                                   | z ,,                          |         | 2      | 4     | mA       |
|            |                                              | At wait mode                                                                                      | -1 v c c = 5 v                |         | 1      | 2     | mA       |
|            |                                              | f(XIN) = 4  MH                                                                                    | Vcc = 3 V                     |         | 0.5    | 1     | mA       |
|            |                                              | At wait mode, $T_a = 25^{\circ}C$ , low                                                           | <sup>/-</sup> Vcc = 5 V       |         | 3      | 12    | μA       |
|            |                                              | power mode, f (XCIN) = $3$ kHz                                                                    | 2<br>Vcc = 3 V                |         | 2      | 8     | μA       |
|            |                                              |                                                                                                   | Ta = 25 °C                    |         | 0.1    | 1     | μA       |
|            |                                              | At stop mode, $Vcc = 5 V$                                                                         | Ta = 85 °C                    |         | 1      | 10    | μΑ       |
| RAM        | RAM retention voltage                        | Stop all oscillation                                                                              | -                             | 2.0     | 1      | 5.5   | V        |

Table 1.21.15 Electrical characteristics (7478 group) (Vcc = 2.7 V to 5.5 V. Vss = AVss = 0 V. Ta = -20 °C to +85 °C(Note), unless otherwise no

Note: -40 °C to +85 °C for extended operating temperature version.

## 1.21 Electrical characteristics

#### Table 1.21.16 A-D converter characteristics (7478 group)

(Vcc = 2.7 V to 5.5 V, Vss = AVss = 0 V, Ta = -20 °C to +85 °C(Note 1), unless otherwise noted)

| Symbol  | Parameter               | Test conditions                        | Limits   |      |      | Unit |
|---------|-------------------------|----------------------------------------|----------|------|------|------|
|         | Falameter               |                                        | Min.     | Тур. | Max. | Unit |
| _       | Resolution              |                                        |          |      | 8    | bits |
| —       | Absolute accuracy       |                                        |          |      | ±3   | LSB  |
| Тсолу   | Conversion time         | Vcc = 4.5 V to 5.5 V, $f(XIN) = 8 MHz$ |          |      | 12.5 | μs   |
|         |                         | Vcc = 2.7 V to 5.5 V, $f(XIN) = 4 MHz$ |          |      | 25   | μs   |
| Vref    | Reference input voltage |                                        | 0.5Vcc   |      | Vcc  | V    |
|         |                         |                                        | (Note 2) |      |      |      |
| RLADDER | Ladder resistance value |                                        | 2        | 5    | 10   | kΩ   |
| VIA     | Analog input voltage    |                                        | 0        |      | Vref | V    |

Notes 1: -40 °C to +85 °C for extended operating temperature version.

2: Set the VREF voltage to 0.5 V or more and 2 V or more. When using no A-D converter, connect it to Vcc.

5

### **1.21 Electrical characteristics**

#### 1.21.2 Timing requirements, switching characteristics

#### (1) 7470/7471 group timing requirements, switching characteristics

Table 1.21.17 shows the timing requirements and switching characteristics of the 7470/7471 group. Figure 1.21.1 shows the timing chart.

#### Table 1.21.17 Timing requirements and switching characteristics (7470/7471 group)

|              | (Vcc = 4.0 V to 5.5                    | 5 V, Vss = 0V, Ta = −2 | 0 °C to +8 | B5°C, f(Xin | ) = 4 MHz) |  |
|--------------|----------------------------------------|------------------------|------------|-------------|------------|--|
| Symbol       | Parameter                              |                        | Limits     |             |            |  |
|              |                                        | Min.                   | Тур.       | Max.        | Unit       |  |
| tc(CLK)      | Serial I/O clock input cycle time      | 1000                   |            |             | ns         |  |
| twн(CLK)     | Serial I/O clock input "H" pulse width | 400                    |            |             | ns         |  |
| twL(CLK)     | Serial I/O clock input "L" pulse width | 400                    |            |             | ns         |  |
| tsu(SIN-CLK) | Serial I/O input set up time           | 200                    |            |             | ns         |  |
| th(CLK-SIN)  | Serial I/O input hold time             | 200                    |            |             | ns         |  |
| td(CLK-SOUT) | Serial I/O output delay time           |                        |            | 150         | ns         |  |



### Fig. 1.21.1 Timing chart (7470/7471 group)

## **1.21 Electrical characteristics**

### (2) 7477/7478 group timing requirements, switching characteristics

Table 1.21.18 shows the timing requirements and switching characteristics of the 7477/7478 group. Figure 1.21.2 shows the timing chart.

#### Table 1.21.18 Timing requirements and switching characteristics (7477/7478 group)

(Vcc = 4.5 V to 5.5 V, Vss = 0V, Ta = -20 °C to +85°C(Note), f(Xin) = 8 MHz)

|                        | Symbol        | Parameter                              | Limits |      |      | Unit |
|------------------------|---------------|----------------------------------------|--------|------|------|------|
|                        | Symbol        |                                        | Min.   | Тур. | Max. | Unit |
| Clock syn-<br>chronous | tc(SCLK)      | Serial I/O clock input cycle time      | 2000   |      |      | ns   |
|                        | twh(Sclk)     | Serial I/O clock input "H" pulse width | 880    |      |      | ns   |
|                        | twL(SCLK)     | Serial I/O clock input "L" pulse width | 880    |      |      | ns   |
|                        | tsu(RxD-SCLK) | Serial I/O input set up time           | 160    |      |      | ns   |
|                        | th(SCLK-RXD)  | Serial I/O input hold time             | 80     |      |      | ns   |
|                        | td(Sclк-TxD)  | Serial I/O output delay time           |        |      | 100  | ns   |
| ck as                  | tc(SCLK)      | Serial I/O clock input cycle time      | 500    |      |      | ns   |
|                        | twh(Sclk)     | Serial I/O clock input "H" pulse width | 220    |      |      | ns   |
|                        | twL(SCLK)     | Serial I/O clock input "L" pulse width | 220    |      |      | ns   |

**Note:** -40 °C to +85 °C for extended operating temperature version.



Fig. 1.21.2 Timing chart (7477/7478 group)

### 1.21 Electrical characteristics

#### 1.21.3 Power source current standard characteristics

The power source current standard characteristics described in this section are mentioned as an characteristic example of the 7470/7471/7477/7478 group but not guaranteed by us. For standard values, refer to "1.21.1 Electrical characteristics."

Figure 1.21.3 shows the power source current standard characteristics measuring circuit.



Fig. 1.21.3 Power source current standard characteristics measuring circuit

## **1.21 Electrical characteristics**

### (1) 7470/7471 group power source current standard characteristics

Figure 1.21.4 to Figure 1.21.6 show the Icc - Vcc characteristics of the 7470/7471 group.



Fig. 1.21.4 Icc – Vcc characteristics ( $f(X_{IN}) = 8$  MHz, 7470/7471 group)



Fig. 1.21.5 Icc - Vcc characteristics (f(XIN) = 4 MHz, 7470/7471 group)

## **1.21 Electrical characteristics**



Fig. 1.21.6 Icc – Vcc characteristics (f(Xcin) = 32 kHz, 7471 group)

 $\sim$ 

## **1.21 Electrical characteristics**

## (2) 7477/7478 group power source current standard characteristics

Figure 1.21.7 to Figure 1.21.9 show the Icc - Vcc characteristics of the 7477/7478 group.



Fig. 1.21.7 Icc – Vcc characteristics ( $f(X_{IN}) = 8$  MHz, 7477/7478 group)



Fig. 1.21.8 Icc - Vcc characteristics (f(XIN) = 4 MHz, 7477/7478 group)

## **1.21 Electrical characteristics**



Fig. 1.21.9 Icc – Vcc characteristics (f(Xcin) = 32 kHz, 7478 group)

3

## **1.21 Electrical characteristics**

### 1.21.4 Port standard characteristic

The port standard characteristics described in this section are mentioned as a characteristic example of the 7470/7471/7477/7478 group but not guaranteed by us. For standard values, refer to **"1.21.1 Electrical characteristics.**"

Figure 1.21.10 shows the port standard characteristic measuring circuits.



Fig. 1.21.10 Port standard characteristic measuring circuits

## 1.21 Electrical characteristics

### (1) 7470/7471 group port standard characteristic

Figure 1.21.11 to Figure 1.21.13 show the port standard characteristics of the 7470/7471 group.



Fig. 1.21.11 Іон – Vон characteristics of programmable I/O port (CMOS output) P-channel side (7470/7471 group)



Fig. 1.21.12 IoL – VoL characteristics of programmable I/O port (CMOS output) N-channel side (7470/7471 group)

## **1.21 Electrical characteristics**



Fig. 1.21.13 IIL – VIL characteristics of programmable I/O port (CMOS output) pull-up transistor (7470/7471 group)

3

### **1.21 Electrical characteristics**

#### (2) 7477/7478 group port standard characteristic

Figure 1.21.14 to Figure 1.21.16 show the port standard characteristics of the 7477/7478 group.



Fig. 1.21.14 Іон – Voн characteristics of programmable I/O port (CMOS output) P-channel side (7477/7478 group)



Fig. 1.21.15 IoL – VoL characteristics of programmable I/O port (CMOS) N-channel side (7477/7478 group)

## **1.21 Electrical characteristics**





3

7470/7471/7477/7478 GROUP USER'S MANUAL

### **1.21 Electrical characteristics**

#### 1.21.5 A-D conversion standard characteristic

#### (1) Relative precision (7470/7471 group)

Figure 1.21.17 to Figure 1.21.18 show the A-D conversion standard characteristics on the relative precision of the 7470/7471 group.

In the graph, the lower line indicates a deviation from the ideal value at the point where the output code changes, namely, relative precision error (ERROR). For example, in Figure 1.21.17, the change of " $3F_{16}$  to 4016" of the output code occurs ideally at the point of IN<sub>0</sub> = 757.32 mV. However, since the relative precision error is -3.567 mV, "757.32 - 3.567 = 753.753 mV" represents a measuring change point.

In the graph, the upper line indicates an input voltage width (1 LSB WIDTH) in which the output code is the same. For example, in Figure 1.21.17, since the measured value of input voltage width, when the output code is " $3F_{16}$ ", is 10.701 mV, the differential nonlinear error on the relative precision represents "10.701 -11.89 = -1.189 mV (-0.1 LSB)".





Fig. 1.21.18 A-D conversion standard characteristics, relative precision error (2)

### 1.21 Electrical characteristics

#### (2) Absolute precision

Figure 1.21.19 to Figure 1.21.23 show the A-D conversion standard characteristics on the absolute precision of the 7470/7471/7477/7478 group.

In the graph, the lower line indicates a deviation from the ideal value at the point where the output code changes, namely, absolute precision error (ERROR). For example, in Figure 1.21.17, the change of " $3F_{16}$  to 4016" of the output code occurs ideally at the point of IN<sub>0</sub> = 762 mV. However, since the absolute precision error is -8.4 mV, "762 - 8.4 = 753.6 mV" represents the measuring change point. In the graph, the upper line indicates an input voltage with (1 LSB WIDTH) in which the output code is the same. For example, since the measured value of input voltage width, when the output code is " $3F_{16}$ ", is 10.8 mV, the differential nonlinear error represents "10.8 - 12 = -1.2 mV (-0.1 LSB)".





Fig. 1.21.20 A-D conversion standared characteristics, absolute precision error (2)



Fig. 1.21.21 A-D conversion standard characteristics, absolute precision error (3)



Fig. 1.21.22 A-D conversion standard characteristics, absolute precision error (4)



Fig. 1.21.23 A-D conversion standard characteristics, absolute precision error (5)

# CHAPTER 2 Application

- 2.1 I/O pins
- 2.2 Interrupts
- 2.3 Timers
- 2.4 Serial I/O
- 2.5 A-D converter
- 2.6 Reset
- 2.7 Oscillation circuit
- 2.8 Low-power dissipation function
- 2.9 Countermeasures against noise
- 2.10 Notes on programming
- 2.11 Differences between 7470/7471 group and 7477/7478 group
- 2.12 Example of application circuit

### 2.1 I/O pins

### 2.1 I/O pins

#### 2.1.1 I/O port

#### (1) Port register

Table 2.1.1 shows a memory allocation of port register corresponding to each port.

### Table 2.1.1 Port register memory allocation

| Port | Address of port register |            |            |            |  |
|------|--------------------------|------------|------------|------------|--|
| TOIL | 7470 group               | 7471 group | 7477 group | 7478 group |  |
| P0   | 00C016                   | 00C016     | 00C016     | 00C016     |  |
| P1   | 00C216                   | 00C216     | 00C216     | 00C216     |  |
| P2   | 00C416                   | 00C416     | 00C416     | 00C416     |  |
| P3   | 00C616                   | 00C616     | 00C616     | 00C616     |  |
| P4   | 00C816                   | 00C816     | 00C816     | 00C816     |  |
| P5   |                          | 00CA16     | _          | 00CA16     |  |

Note: In the 7470/7477 group, P2 is 4 bits of b0 - b3 and P4 is 2 bits of b0 and b1. In the 7471/7478 group, P5 is 4 bits of b0 b3.



2.1 I/O pins

(2) Port Pi direction register (i = 0 to 5)

| 7470       | 7471       | 7477 | 7478       |
|------------|------------|------|------------|
| $\bigcirc$ | $\bigcirc$ | 0    | $\bigcirc$ |

Switching between input and output for programmable I/O ports is performed by the port direction register corresponding to each port. Table 2.1.2 shows a memory allocation of the port direction register corresponding to each port and Figure 2.1.1 shows an example of port direction register setting.

#### Address of port direction register Port 7470 group 7471 group 7477 group 7478 group 00C116 P0 00C116 00C116 00C116 P1 00C316 00C316 00C316 00C316 P2 00C516 00C516 \_ \_ P3 \_ \_ P4 00C916 00C916 00C916 00C916 Ρ5 -8 \_ \_ \_

# Table 2.1.2 Port direction register memory allocation

Note: In the 7470 group, P2 is 4 bits of b0 - b3 and P4 is 2 bits of b0 and b1.

In the 7477 group, P4 is 2 bits of b0 and b1.



Fig. 2.1.1 Example of port direction register setting

## 2.1 I/O pins

### (3) Pull-up control register

| 7470 | 7471       | 7477 | 7478       |
|------|------------|------|------------|
| 0    | $\bigcirc$ | 0    | $\bigcirc$ |

The ports shown in Table 2.1.3 can be pulled up by software. A pull-up operation can be performed by the P0 pull-up control register (address 00D016) and P1-P5 pull-up control register (address 00D116).

OUL

| Table 2 | .1.3 I/O | ports | that | permit | pull-up | by | software |
|---------|----------|-------|------|--------|---------|----|----------|
|---------|----------|-------|------|--------|---------|----|----------|

| Register   | Port P0 pull-up control register | Port P1-P5 pull-up control register* |
|------------|----------------------------------|--------------------------------------|
| Device     | Control by 1-bit unit            | Control by 4-bit unit                |
| 7470 group | P0                               | P1, P2, P4                           |
| 7471 group | P0                               | P1, P2, P4, P5                       |
| 7477 group | P0                               | P1, P4                               |
| 7478 group | P0                               | P1, P4, P5                           |

\*: In the 7470/7477 group, the P1-P4 pull-up control register is arranged.

3

Note: In the 7470 group, P2 is 4 bits of b0 - b3 and P4 is 2 bits of b0 and b4.

In the 7477 group, P4 is 2 bits of b0 and b1. In the 7471/7478 group, P5 is 4 bits of b0 - b3.

### 2.1 I/O pins

#### 2.1.2 Notes on use

| 7470 | 7471       | 7477 | 7478       |
|------|------------|------|------------|
| 0    | $\bigcirc$ | 0    | $\bigcirc$ |

When using I/O pins, take the following points into consideration.

#### (1) Double function ports

Table 2.1.4 shows double function ports. For setting, refer to a structure of each register.

| Dia | Double fur      | nction port                                                    | Control register                                      |                             |  |
|-----|-----------------|----------------------------------------------------------------|-------------------------------------------------------|-----------------------------|--|
| Pin | 7470/7471 group | 7477/7478 group                                                | 7470/7471 group                                       | 7477/7478 group             |  |
| P12 | Т               | 0                                                              | Timer 12 mode register                                | (T12M: Address 00F816)      |  |
| P13 | Т               | 1                                                              | Timer 34 mode register                                | (T34M: Address 00F916)      |  |
| D14 | SIN             | RxD                                                            | Serial I/O mode register                              | Serial I/O control register |  |
| P14 | SIN             | RXD                                                            | (SM: Address 00DC16)                                  | (SIOSTS: Address 00E216)    |  |
| P15 | Sout            | TxD                                                            | Serial I/O mode register                              | Serial I/O control register |  |
| P16 | CLK             | SCLK                                                           | Serial I/O mode register                              | Serial I/O control register |  |
| P17 | SR              | DY                                                             | Serial I/O mode register                              | Serial I/O control register |  |
| P20 | IN              | <b>l</b> o                                                     | A-D control register (ADCON: Address 00D916)          |                             |  |
| P21 | IN              | <b>J</b> 1                                                     | A-D control register                                  |                             |  |
| P22 | II              | 12                                                             | A-D control register                                  |                             |  |
| P23 | IN              | <b>1</b> 3                                                     | A-D control register                                  |                             |  |
| P24 | IN              | IN4 A-D control register                                       |                                                       | ol register                 |  |
| P25 | IN              | 15                                                             | A-D control register                                  |                             |  |
| P26 | IN              | 16                                                             | A-D contro                                            | ol register                 |  |
| P27 | IN              | 17                                                             | A-D contro                                            | ol register                 |  |
| P30 | INT0            |                                                                | Edge polarity selection register (EG: Address 00D416) |                             |  |
| P31 | INT1            |                                                                | Edge polarity selection register                      |                             |  |
| P32 | CN              | CNTR0 Edge polarity selection register, Timer 12 mode register |                                                       | ter, Timer 12 mode register |  |
| P33 | CN              | TR1                                                            | Edge polarity selection regis                         | ter, Timer 34 mode register |  |
| P50 | Xc              | N                                                              | CPU mode register (CF                                 | PUM: Address 00FB16)        |  |
| P51 | Xco             | оит 📃                                                          | CPU mode                                              | e register                  |  |

#### Table 2.1.4 Double function port and control register

Note: In the 7470/7477 group, P2 is 4 bits of b0 to b3. The 7470/7477 group is not provided with P5.

### 2.1 I/O pins

### (2)Description of Pull-up control

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

When pulling up a port by software, take the following points into consideration.

- When P1 is used in the serial I/O mode, the pull-up settings corresponding to P14 to P17 are invalidated. (Pull-up is impossible.)
- Pull-up control is exerted in the following bit units.
  - P0 : 1-bit unit
    - P1 to P5 : 4-bit unit

When using an external pull-up resistor and software pull-up control for the same port in combined form, use P0, which can be controlled in bit units.

#### (3)Notes on external circuit design for I/O ports

- (1) When designing an external circuit for I/O ports, be sure to set the following items within the standard value range.
  - Sum output current
  - Peak output current
  - Average output current

Figure 2.1.2 shows the example of external circuit design for I/O port.

| M3747x Vcc=5 V 🧹                                  |                                                                                                    |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------|
|                                                   |                                                                                                    |
|                                                   | " sum output current Maximum standard value                                                        |
|                                                   | 10+101+1012=36  mA < 60  mA                                                                        |
|                                                   | ." peak output current                                                                             |
|                                                   | DL0 = IOL1 = IOL2 = 12  mA < 20 mA                                                                 |
| IOL1=12 mA R1=250 Ω * "L'                         | average output current (within 100 ms)                                                             |
| P02<br>IOL2=12 mA R2=250 Ω * 12                   | $\frac{2 \text{ mA} \times 10 \text{ ms} \times 5}{100 \text{ ms}} = 6 \text{ mA} < 10 \text{ mA}$ |
| * LED (VF= 2 V) used                              | rts P00 – P02 10 ms<br>ning of LED on 10 ms<br>ity ratio: 50 %) 10 ms                              |
| Fig. 2.1.2 Example of external circuit design for | . No. nort                                                                                         |

2 When performing multiple key-in operations by forming a key matrix, design in consideration of the port input current for multiple key-in operations.

For other notes, refer to "1.10 I/O Pins."

7471

 $\bigcirc$ 

7470

 $\bigcirc$ 

### 2.2 Interrupts

7478

 $\bigcirc$ 

7477

 $\bigcirc$ 

## 2.2 Interrupts

#### 2.2.1 Memory allocation

Figure 2.2.1 shows a memory map of interrupt related registers.



Fig. 2.2.1 Memory map of interrupt related registers

### 2.2 Interrupts

### 2.2.2. Processor status register (PS)

| 747 | 0 | 7471       | 7477 | 7478       |
|-----|---|------------|------|------------|
| С   | ) | $\bigcirc$ | 0    | $\bigcirc$ |

The Processor status register consists of 8 bits.

Figure 2.2.2 shows the structure of the Processor status register. Bit 2 related to interrupts is described below.

### Interrupt disable flag: b2

The interrupt disable flag controls the acceptance of interrupt requests other than the BRK instruction. When this flag is "1," the acceptance of interrupt requests is disabled. When the flag is "0," the acceptance of interrupt requests is enabled. The instruction to set this flag to "1" is the SEI instruction and the instruction to set this flag to "0" is the CLI instruction.

At a branch to an interrupt processing routine, this flag is automatically set to "1," thereby multiple interrupts are disabled. To use multiple interrupt, set this flag to "0" by using the CLI instruction in the interrupt processing routine.



Fig. 2.2.2 Structure of Processor status register

### 2.2 Interrupts

#### 2.2.3 Application example

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

#### (1)External event detection by CNTR

To detect a rising edge or a falling edge of the level of an input pin by using a pin other than the INT<sub>0</sub> pin and the INT<sub>1</sub> pin, it is possible to use the CNTR pin. Examples of use are shown below.

• When the CNTR<sub>0</sub> pin is used

<Interrupt source> CNTR interrupt\*1 <Setting>

(1) Set the edge polarity selection register.

- Select a CNTRo edge polarity.
- Select CNTR<sub>0</sub> as an interrupt source.
- ② Clear the CNTR interrupt request bit to "0."
- ③ Execute the NOP instruction.
- ④ Set the CNTR interrupt enable bit to "1."

• When the CNTR1 pin is used

<Interrupt source> Timer 3 interrupt\*1,\*2

<Setting>

- 1 Stop the count operation of timer 3.
- 2 Select CNTR1 as a count source of timer 3.
- ③ Select a CNTR1 edge polarity by the Edge polarity selection register.
- (4) Set timer 3 to "0."
- (5) Clear the timer 3 interrupt request bit to "0."
- (6) Set the timer 3 interrupt enable bit to "1."
- ⑦ Start the count operation of timer 3.

\*1: It is possible to use the CNTR0 pin for a timer interrupt and the CNTR1 pin for a CNTR interrupt.\*2: It is possible to use timer 4 as an interrupt source.

#### 2.2.4 Notes on use

For notes on use, refer to "1.11 Interrupts."

### 2.3 Timers

### 2.3 Timers

### 2.3.1 Memory allocation

Figure 2.3.1 shows a memory map of timer related registers.



Fig. 2.3.1 Memory map of timer related registers

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ,    | ,    | ,    | ,    |

### 2.3 Timers

#### 2.3.2 Application example

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ,    | 1    | ,    | ,    |

#### (1) Each mode of timer

For timers 1, 2, 3 and 4, the following 5 operation modes are available. For each timer mode and the details of it, refer to "1.12 Timers."

- 1 Timer mode
- 2 Event counter mode
- 3 Pulse output mode
- 4 External pulse width measurement mode
- 5 PWM mode

Each timer mode has relation to the T0, T1, CNTR0 and CNTR1 pins as shown in Table 2.3.1. There are some modes that cannot be used for some combinations of timer and pin. Consider this when designing timers.

#### Table 2.3.1 Relation between timer-used pins and modes

| Pin<br>Timer | То                   | T1                   | CNTR0                                 | CNTR1                                                          |
|--------------|----------------------|----------------------|---------------------------------------|----------------------------------------------------------------|
| Timer 1      | Pulse output<br>mode | ×                    | Event counter mode                    | ×                                                              |
| Timer 2      | ×                    | ×                    | ×                                     | ×                                                              |
| Timer 3      | ×                    | PWM                  | ×                                     | Event counter mode                                             |
| Timer 4      | X                    | Pulse output<br>mode | External pulse width measurement mode | Event counter mode<br>External pulse width<br>measurement mode |

### 2.3 Timers

#### (2) Example of use of each mode

| Γ | 7470 | 7471 | 7477 | 7478 |
|---|------|------|------|------|
|   | ×    | 1    | ×    | ı    |

An example of use of each mode is shown below.

1 Timer mode: One-second measurement (timer function)

**Outline:** Divide the clock by the timer. Count one second by a timer 1 interrupt that is generated at an internal of 0.4 ms. Cause the timer to count up at each second.

**Specifications:** Divide f(XCIN) = 32 kHz by timer 1 to generate an interrupt. Check the value of the counter that counts with an timer 1 interrupt by the main routine. If one second has elapsed, execute timer count-up processing.

Figure 2.3.2 shows an example of control procedure.

### 2.3 Timers

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ×    | 1    | ×    | ı    |



### 2.3 Timers

2 Event counter mode: Frequency measurement

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ,    | ı    | 1    | ı    |

**Outline:** The frequency of the pulse input to the CNTR<sub>0</sub> pin ("H" active) is measured by the number of events in a certain period.

**Specifications:** A count operation is started specifying the count source of timer 1 as CNTR0. Timer 2 (count source: f(XIN)/64) detects 1 ms and the frequency of the pulse input to CNTR0 is calculated from the number of events counted within 1 ms.

Note: The number of events of an input pulse is specified as 255 or less within 1 ms.

Figure 2.3.3 shows an example of measurement method of frequency and Figure 2.3.4 shows an example of control procedure.



Fig. 2.3.3 Example of measurement method of frequency

2.3 Timers





Fig. 2.3.4 Example of control procedure [Frequency measurement]

### 2.3 Timers

3 Pulse output mode: Piezoelectric buzzer output

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 1    | ,    | ,    | ,    |

**Outline**: The pulse output function of the timer is applied for a piezoelectric buzzer output. **Specifications**: A square wave obtained by dividing the clock f(XIN) = 8 MHz into about 2 kHz is output from the To pin. While the buzzer output stops, the level of the To pin is fixed at "H."

Figure 2.3.5 shows an example of a peripheral circuit. Figure 2.3.6 shows a connection of the timer and setting of the division ratio. Figure 2.3.7 shows an example of control procedure.



Fig. 2.3.5 Example of a peripheral circuit [Pulse output mode]



Fig. 2.3.6 Connection of timer and setting of division ratio

### 2.3 Timers





Fig. 2.3.7 Example of control procedure [Piezoelectric buzzer output]

## 2.3 Timers

| 4 Pulse width measurement mode: Feedback control of phase control | 7470 | 7471 | 7477 | 7478 |
|-------------------------------------------------------------------|------|------|------|------|
| signal                                                            |      |      |      |      |
|                                                                   | 1    | ,    | 1    | 1    |

Outline: The phase control signal is adjusted by using the pulse width measurement mode. Specifications: The M3747x controls a load by phase control. At this time, the width of the pulse output from the load as a feedback signal is measured. With this result, the control over the load is compensated.

Figure 2.3.8 shows an example of peripheral circuit and Figure 2.3.9 shows an example of control procedure.



Fig. 2.3.8 Example of peripheral circuit [Pulse width measurement mode]

### 2.3 Timers





Fig. 2.3.9 Example of control procedure [Pulse width measurement mode]

### 2.3 Timers

5 PWM mode: Analog output

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ,    | ,    | ,    | ,    |

Outline: An analog output is performed by using the PWM function of the timer.

**Specifications**: A count source of Timer 3 and Timer 4 is selected and a PWM waveform is output from the T1 pin. The PWM waveform is converted into an analog voltage by the external circuit of the T1 pin, and then this voltage is output.

Note: The analog voltage to be output varies depending on the duty of the PWM waveform.

Figure 2.3.10 shows an example of peripheral circuit and Figure 2.3.11 shows an example of control procedure.



Fig. 2.3.10 Example of peripheral circuit [PWM mode]

### 2.3 Timers





Fig. 2.3.11 Example of control procedure [PWM mode]

### 2.3 Timers

#### 2.3.3 Notes on use

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 1    | 1    | ,    | ı    |

- 2 When using a 16-bit counter by using two timers, take the following points into consideration according to "1.12.5 Notes on use (2)."
  - •The timing at which the timer value and the read value change, when two 8-bit timers are connected in series, is shown in Figure 2.3.12, taking the case where timer 1 and timer 2 are connected as an example (When Timer 1 and Timer 2 are connected and the set value of the Timer 1 is 216 and the set value of the Timer 2 is 116).

The count source of timer 2 is the overflow signal of timer 1. In this case, the read value of timer 2 changes at the fall of the count source. When Timer 1 and Timer 2 are read continuously as a 16-bit counter, the count source of timer 2 changes at the falling edge of the count source of timer 1, so the A section can not be distinguished from the B section. Likewise, the C section cannot be distinguished from the D section.



Fig. 2.3.12 Timing at which timer value and read value change in the case where two timers are connected in series

2 For other notes on use, refer to "1.12 timers."

## 2.4 Serial I/O

ſ

### 2.4.1 7470/7471 group memory allocation

Figure 2.4.1 shows a memory map of serial I/O related registers in the 7470/7471 group.

| Address  |                      |                 |   |
|----------|----------------------|-----------------|---|
| 00DC16   | Serial I/O mode re   |                 | ) |
| 00DD16   | Serial I/O register  | (SIO) 🔨         |   |
| 00DE16   | Serial I/O counter   | Byte counter    |   |
| <u> </u> | 33                   |                 | Ě |
| 00FC16   | Interrupt request r  | egister 1 (IR1) |   |
| 00FD16   | C                    |                 |   |
| 00FE16   | Interrupt control re | gister 1 (IE1)  |   |
| 00FF16   |                      |                 |   |
|          | 3                    |                 |   |

Fig. 2.4.1 Memory map of serial I/O related registers in 7470/7471 group



7471

 $\bigcirc$ 

7470

 $\bigcirc$ 

# 2.4 Serial I/O

7478

 $\times$ 

7477

Х

### 2.4 Serial I/O

#### 2.4.2 Application example

| 7470 | 7471       | 7477 | 7478 |
|------|------------|------|------|
| 0    | $\bigcirc$ | ×    | ×    |

#### (1) Clock synchronous serial I/O mode

**Outline:** Clock synchronous communication is performed among the 7470/7471 group. **Specifications:** M3747x(1).....Transmit side in half-duplex communication

- Synchronous clock: f(XIN)/16
- Port P17 is used as an SRDY signal input pin.

M3747x2 ...... Receive side in half-duplex communication

- Synchronous clock: External clock
- **SRDY** signal output

Figure 2.4.2 shows an example of connections and Figure 2.4.3 shows an example of control procedure.



### 2.4 Serial I/O





Fig. 2.4.3 Example of control procedure [Clock synchronous serial I/O mode, 7470/7471 group]

### 2.4 Serial I/O

#### (2)Byte specification mode

| 7470 | 7471       | 7477 | 7478 |
|------|------------|------|------|
| 0    | $\bigcirc$ | ×    | ×    |

**Outline**: Among the 7470/7471 group, transfer is performed for two or more microcomputers by using the clock synchronous byte specification mode.

**Specifications**: Transmit side M3747x(1)

- Synchronous clock: f(XIN)/32
- Port P17 is used as an  $\overline{\text{SRDY}}$  signal input pin.
- Port P10 is used as an transmit preparation command signal output pin. Receive side M3747x(2), M3747x(3), M3747x(4)
- Synchronous clock: External clock
- SARDY signal output
- Port P10 is used as an transmit preparation command signal output pin.

Figure 2.4.4 shows an example of connections and Figure 2.4.5 and 2.4.6 show an example of control procedure.



Fig. 2.4.4 Example of connections [Byte specification mode, 7470/7471 group]

#### 2.4 Serial I/O





Fig. 2.4.5 Example of control procedure (1) [Byte specification mode, 7470/7471 group]

2.4 Serial I/O



7471

7477

7470

7478

Fig. 2.4.6 Example of control procedure (2) [Byte specification mode, 7470/7471 group]

2.4 Serial I/O



Figure 2.4.7 shows a memory map of serial I/O related registers in the 7477/7478 group.

| Address |                                          |  |
|---------|------------------------------------------|--|
| 00E016  | Transmit/receive buffer register (TB/RB) |  |
| 00E116  | Serial I/O status register (SIOSTS)      |  |
| 00E216  | Serial I/O control register (SIOCON)     |  |
| 00E316  | UART control register (UARTCON)          |  |
| 00E416  | Baud rate generator (BRG)                |  |
| 2       | Ť                                        |  |
| 00FC16  | Interrupt request register 1 (IR1)       |  |
| 00FD16  |                                          |  |
| 00FE16  | Interrupt control register 1 (IE1)       |  |
| 00FF16  |                                          |  |
|         | <b>'0'</b>                               |  |
|         |                                          |  |

Fig. 2.4.7 Memory map of serial I/O related registers in 7477/7478 group

#### 2.4 Serial I/O

#### 2.4.4 Application examples

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ×    | ×    | 0    | 0    |

#### (1) Clock synchronous serial I/O mode

**Outline**: Clock synchronous communication is performed among the 7477/7478 group. **Specifications**: M3747x(1).....Transmit side in half-duplex communication.

- Synchronous clock: BRG output (f(XIN)/4 or f(XIN)/16)/4.
  - Port P17 is used as an SRDY signal input pin.

M3747x (2).....Receive side in half-duplex communication

- Synchronous clock: External clock
- SRDY signal output

Figure 2.4.8 shows an example of connections and Figure 2.4.9 shows an example of control procedure.



Fig. 2.4.8 Example of connections [Clock synchronous serial I/O mode, 7477/7478 group]

#### 2.4 Serial I/O





### 2.4 Serial I/O

| (2)Clock | asynchronous | serial | I/O | mode |
|----------|--------------|--------|-----|------|
|----------|--------------|--------|-----|------|

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ×    | ×    | 0    | 0    |

Outline: Clock asynchronous communication is performed among the 7477/7478 groups. **Specifications**: M3747x(1)······Transmit side in half-duplex communication

• Baud rate:  $\frac{f(XIN)}{4 \times (XX16 + 1) \times 16}$  bps M3747x(2)..... Receive side in half-duplex communication • Baud rate:  $\frac{f(XIN)}{4 \times (XX16 + 1) \times 16}$  bps "XX16" is a set value of the baud rate generator.

Figure 2.4.10 shows an example of connections and Figure 2.4.11 shows an example of control procedure.



Fig. 2.4.10 Example of connections [Clock asynchronous serial I/O mode, 7477/7478 group]

#### 2.4 Serial I/O





Fig. 2.4.11 Example of control procedure [Clock asynchronous serial I/O mode, 7477/7478 group]

#### 2.4 Serial I/O

2.4.5 Notes on use

| 7470 | 7471       | 7477 | 7478 |
|------|------------|------|------|
| 0    | $\bigcirc$ | 0    | 0    |

For notes on use, refer to "1.13 Serial I/O."



2.5 A-D converter

### 2.5 A-D converter

#### 2.5.1 Memory allocation

Figure 2.5.1 shows a memory map of A-D conversion related registers.



Fig. 2.5.1 Memory map of A-D conversion related registers



## APPLICATION

### 2.5 A-D converter

#### 2.5.2 Application examples

| 7470       | 7471 | 7477       | 7478 |
|------------|------|------------|------|
| $\bigcirc$ | 0    | $\bigcirc$ | 0    |

#### (1) A-D conversion value determination methods

For improvement of the accuracy of A-D conversion results, we recommend you perform sampling several times to determine a value.

The following A-D conversion value sampling methods are available (m, n: Arbitrary values based on the specification).

Example: 1) Sampling 2<sup>n</sup> times

② Moving sampling 2<sup>n</sup> times

(3) Sampling  $(2^n + 2)$  times

For value determination, the following methods are available.

Example: [1] The sum of sampling result is divided by sampling times.

- [2] After execution of sampling (2<sup>n</sup> + 2) times, the minimum value and the maximum value are excluded and then the remaining values are added and then divided by 2<sup>n</sup> times.
- [3] When updating the average value calculated by [1]or [2], this average value is not updated if the difference from the previous value is  $\pm$  m or more.

In "2.5.2 Application examples, (2) Example of A-D conversion setting," an example of using the sampling methods (2) + (3) and the determination method [3] is shown.

#### 2.5 A-D converter

#### (2) Example of A-D conversion setting

| 7470       | 7471       | 7477 | 7478 |
|------------|------------|------|------|
| $\bigcirc$ | $\bigcirc$ | 0    | 0    |

An example of A-D conversion setting using the sampling methods 2 + 3 and the determination method [3] described on the previous page is shown below.

**Specifications**: After execution of 6-time moving sampling the maximum value and the minimum value are excluded and then the remaining values are added. This result is divided by 4 (times). If the difference from the previous value is less than ±5, the value is updated. If the same difference is ±5 or more, it is not updated.

Figure 2.5.2 shows an example of control procedure.



### 2.5 A-D converter

#### 2.5.3 Notes on use

| 7470 | 7471       | 7477 | 7478 |
|------|------------|------|------|
| 0    | $\bigcirc$ | 0    | 0    |

■ The analog input internal equivalent circuit is shown in Figure 2.5.3. For correct A-D conversion, it is necessary that the internal capacitor should be completely charged within the specified time. The maximum value of output impedance of the analog input source required to terminate capacitor charging within this time is shown below.

- At f(XIN) = 4 MHz, Approximately 10 k $\Omega$
- At f(XIN) = 8 MHz, Approximately 2 k $\Omega$

If the maximum value of output impedance exceeds the above value, take a proper measure, for example, insert a capacitor (0.1  $\mu$ F to 1  $\mu$ F) between analog input pin and Vss.



Fig. 2.5.3 Analog input internal equivalent circuit

For other notes on use, refer to "1.14 A-D converter."

7477

 $\bigcirc$ 

7471

 $\bigcirc$ 

7470

 $\bigcirc$ 

### 2.6 Reset

7478

 $\bigcirc$ 

### 2.6 Reset

### 2.6.1 Reset circuit

Figure 2.6.1 shows an example of reset circuit.



Fig. 2.6.1 Example of reset circuit

#### 2.6.2 Notes on use

For notes on use, refer to "1.15 Reset."

### 2.7 Oscillation circuit

### 2.7 Oscillation circuit

| 74 | 70               | 7471       | 7477 | 7478 |
|----|------------------|------------|------|------|
|    | $\left( \right)$ | $\bigcirc$ | 0    | 0    |

#### (1) Oscillation circuit using a ceramic resonator

An oscillation circuit can be formed by connecting a ceramic resonator or a crystal oscillator between the XIN pin and the XOUT pin and between the XCIN pin and the XCOUT pin.

Figure 2.7.1 shows an example of oscillation circuit using a ceramic resonator.

Regarding such circuit constants as Rd, CIN and COUT, ask the oscillator maker for information and then set the recommended value.



Fig. 2.7.1 Example of Oscillation circuit using ceramic resonator

#### (2) External clock input

To the main clock and timer clock oscillation circuits, clocks can also be supplied from the outside. Figure 2.7.2 shows an example of circuits in this case. At this time, make the XOUT (XCOUT) pin open. As an external clock to be input to the XIN (XCIN) pin, use a pulse signal with a duty ratio of 50 %.



Fig. 2.7.2 Example of external clock input circuit

Note: The XCIN and the XCOUT pin are not provided in the 7470/7477 group.

#### 2.8 Low-power dissipation function

### 2.8 Low-power dissipation function

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

#### 2.8.1 CPU mode register

The CPU mode register consists of a stack page selection  $bit^{+1}$  and internal system clock control  $bits^{+2}$ .

- +1: In the products having a RAM capacity of 192 bytes or less, a RAM is not arranged on page 1, so this bit is not available. (Be sure to set this bit to "0.")
- +2: In the 7470/7477 group, which is not provided with a sub-clock (f(XCIN)) generating circuit, f(XCIN) is not used. (Be sure to set this bit to "0.")

Figure 2.8.1 shows a structure of CPU mode register.

| CPU mode register                     |      |                                                     | Cer                                                                                               |          |            |
|---------------------------------------|------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------|----------|------------|
| b7 b6 b5 b4 b3 b2 b1 b0               | C    | PU mode register (CPU)                              | M) [Address 00FB16]                                                                               |          |            |
|                                       | В    | Name 🦯                                              | Function                                                                                          | At reset | RW         |
|                                       | 0, 1 | Fix these bits to "0."                              | 7                                                                                                 | 0        | 00         |
|                                       | 2    | Stack page selection bit                            | 0: In page 0 area<br>1: In page 1 area<br>(Note 1)                                                | 0        | 00         |
| · · · · · · · · · · · · · · · · · · · | 3    | Nothing is allocated for<br>enabled bit and is unde |                                                                                                   | ?        | ? <b>X</b> |
|                                       | 4    | P50, P51/XCIN,XCOUT selection bit                   | 0: P50, P51<br>1: Xcin, Xcout (Note 2)                                                            | 0        | 00         |
|                                       | 5    | Xco∪⊤ drive capacity<br>selection bit               | 0: Low<br>1: High (Note 2)                                                                        | 0        | 00         |
|                                       | 6    | Main clock (XIN–XOUT)<br>stop bit                   | 0: Oscillates<br>1: Stops<br>(Note 2)                                                             | 0        | 00         |
|                                       | 7    | Internal system clock<br>selection bit              | 0: XIN–XOUT selected<br>(Ordinary mode)<br>1: XCIN–XCOUT selected<br>(Low speed mode)<br>(Note 2) | 0        | 00         |
|                                       | No   | less, set this bit t<br>2: Since the 7470/7         | 477 group is not provided ating circuit, f(XCIN) cannot                                           | with the |            |

Fig. 2.8.1 Structure of CPU mode register

### 2.8 Low-power dissipation function

#### 2.8.2 Application examples

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

As examples of application, examples of setting between modes are shown below.

- (1) Ordinary mode  $\rightarrow$  Stop mode  $\rightarrow$  Ordinary mode
- (2) Ordinary mode  $\rightarrow$  Wait mode  $\rightarrow$  Ordinary mode
- (3) Ordinary mode  $\rightarrow$  Low speed mode
- (4) Low speed mode  $\rightarrow$  Ordinary mode
- **Note:** In the 7470/7477 group, which is not provided with a sub-clock generating circuit, the low-speed mode is not available.

### 2.8 Low-power dissipation function

#### (1) Ordinary mode $\rightarrow$ Stop mode $\rightarrow$ Ordinary mode

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ρ    | ρ    | ρ    | Q    |

**Specifications**: The stop mode is executed by the STP instruction. Restoration to the ordinary mode is attained by INTo interrupt.

Figure 2.8.2 shows an example of control procedure.



### 2.8 Low-power dissipation function

| (2) Ordinary mode $\rightarrow$ Wait mode $\rightarrow$ O | rdinary mode |
|-----------------------------------------------------------|--------------|
|-----------------------------------------------------------|--------------|

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

**Specifications**: The wait mode is executed by the WIT instruction. Restoration to the ordinary mode is attained by INT<sub>0</sub> interrupt.

Figure 2.8.3 shows an example of control procedure.



### 2.8 Low-power dissipation function

| (3) | Ordinary | $\textbf{mode} \rightarrow$ | Low | speed | mode |
|-----|----------|-----------------------------|-----|-------|------|
|-----|----------|-----------------------------|-----|-------|------|

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ×    | 0    | ×    | 0    |

**Specifications**: The system clock is switched from the main clock (f(XIN) = 8 MHz) to the subclock (f(XCIN) = 32 kHz). The main clock is stopped.

Figure 2.8.4 shows an example of control procedure.



### 2.8 Low-power dissipation function

| (4) | Low | speed | $\textbf{mode} \rightarrow$ | Ordinary | mode |
|-----|-----|-------|-----------------------------|----------|------|
|-----|-----|-------|-----------------------------|----------|------|

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| ×    | 0    | ×    | 0    |

**Specifications**: The system clock is switched from the sub-clock (f(XCIN) = 32 kHz) to the main clock (f(XIN) = 8 MHz). The sub-clock is stopped.

Figure 2.8.5 shows an example of control procedure.



2.8 Low-power dissipation function

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

2.8.3 Notes on use

2 For notes on use, refer to "1.17 Low-power dissipation function."

### 2.9 Countermeasures against noise

### 2.9 Countermeasures against noise

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

Countermeasures against noise are described below. The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use.

#### 2.9.1 Shortest wiring length

The wiring on a printed circuit board can be as an antenna which feeds noise into the microcomputer. The shorter the total wiring length (by mm unit), the less the possibility of noise insertion into a microcomputer.

#### (1) Wiring for the $\overline{\text{RESET}}$ pin

Make the length of wiring which is connected to the  $\overline{\text{RESET}}$  pin as short as possible. Especially, connect a capacitor across the  $\overline{\text{RESET}}$  pin and the Vss pin with the shortest possible wiring (within 20mm).

#### Reason

The reset works to initialize a microcomputer.

The width of a pulse input into the RESET pin is determined by the timing necessary conditions. If noise having a shorter pulse width than the standard is input to the RESET pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway.



Fig. 2.9.1 Wiring for the  $\overline{\text{RESET}}$  pin

#### 2.9 Countermeasures against noise

#### (2) Wiring for clock input/output pins



- Make the length of wiring which is connected to clock I/O pins as short as possible.
- Make the length of wiring (within 20mm) across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
- Separate the Vss pattern only for oscillation from other Vss patterns.

#### Reason

A microcomputer's operation synchronizes with a clock generated by the oscillator (circuit). If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a malfunction or program runaway.

Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.



Fig. 2.9.2 Wiring for clock I/O pins

### 2.9 Countermeasures against noise

- (3) Wiring for the VPP pin of the One Time PROM version and the EPROM version
  - Make the length of wiring which is connected to the VPP pin as short as possible.
  - Connect an approximately 5 kΩ resistor to the VPP pin in serial.
  - The P33 pin is also used as the VPP pin.

### Reason

The VPP pin of the One Time PROM and the EPROM version is the power source input pin for the built-in PROM. When programming in the built-in PROM, the impedance of the VPP pin is low to allow the electric current for wiring flow into the PROM. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the built-in PROM, which may cause a program runaway.

>



7470

7471

7477

7478

Fig. 2.9.3 Wiring for the VPP pin of the One Time PROM and the EPROM version

#### 2.9 Countermeasures against noise

## 2.9.2 Connection of a bypass capacitor across the Vss line and the Vcc line

 7470
 7471
 7477
 7478

 O
 O
 O
 O

Connect an approximately 0.1  $\mu$ F bypass capacitor across the Vss line and the Vcc line as follows:

- Connect a bypass capacitor across the Vss pin and the Vcc pin at equal length.
- Connect a bypass capacitor across the Vss pin and the Vcc pin with the shortest possible wiring.
- Use lines with a larger diameter than other signal lines for Vss line and Vcc line.

#### 2.9.3 Wiring to analog input pins

- Connect an approximately 100 Ω to 1 kΩ resistor to an analog signal line which is connected to an analog input pin in series. Besides, connect the resistor to the microcomputer as close as possible.
- Connect an approximately 1000 pF capacitor across the Vss pin and the analog input pin. Besides, connect the capacitor to the Vss pin as close as possible. Also, connect the capacitor across the analog input pin and the Vss pin at equal length.

#### Reason

Signals which is input in an analog input pin (such as an A-D converter input pin) are usually output signals from sensor. The sensor which detects a change of event is installed far from the printed circuit board with a microcomputer, the wiring to an analog input pin is longer necessarily.

This long wiring functions as an antenna which feeds noise into the microcomputer, which causes noise to an analog input pin.

If a capacitor between an analog input pin and the Vss pin is grounded at a position far away from the Vss pin, noise on the GND line may enter a microcomputer through the capacitor.



Fig. 2.9.4 Bypass capacitor across the Vss line and the Vcc line



Fig. 2.9.5 Analog signal line and a resistor and a capacitor

### 2.9 Countermeasures against noise

#### 2.9.4 Consideration for oscillator

Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

# (1) Keeping an oscillator away from large current signal lines

Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows.

#### <Reason>

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.

# (2) Keeping an oscillator away from signal lines where potential levels change frequently

Install an oscillator and a connecting pattern of an osillator away from signal lines where potential levels change frequently.

Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### <Reason>

Signal lines where potential levels change frequently (such as the CNTR pin line) may affect other lines at signal rising or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.



7470

7471

7477

7478

Fig. 2.9.6 Wiring for a large current signal line



Fig. 2.9.7 Wiring to a signal line where potential levels change frequently

#### 2.9 Countermeasures against noise

#### 2.9.5 Setup for I/O ports

 7470
 7471
 7477
 7478

 O
 O
 O
 O

Setup I/O ports using hardware and software as follows:

<Hardware>

 Connect a resistor of 100 Ω or more to an I/O port in series.

<Software>

- As for an input port, read data several times by a program for checking whether input levels are equal or not.
- As for an output port, since the output data may reverse because of noise, rewrite data to its port latch at fixed periods.
- Rewrite data to direction registers and pull-up control registers (only the product having it) at fixed periods.

When a direction register is set for input port again at fixed periods, a several-nanosecond short pulse may be output from this port. If this is undesirable, connect a capacitor to this port to remove the noise pulse.



Fig. 2.9.8 Setup for I/O ports

### 2.9 Countermeasures against noise

#### 2.9.6 Providing of watchdog timer function by software

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software.

In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine. This example assumes that interrupt processing is repeated multiple times in a single main routine processing.

<The main routine>

 Assigns a single byte of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition:

N + 1 Q (Counts of interrupt processing executed in each main routine)

As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin.

- Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing count after the initial value N has been set.
- Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following cases: If the SWDT contents do not change after interrupt processing.

<The interrupt processing routine>

the initial value N.

- Decrements the SWDT contents by 1 at each interrupt processing.
- Determins that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed periods (at the fixed interrupt processing count).
- Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:
   When the contents of the SWDT reach 0 or less by continuative decrement without initializing to

### 2.9 Countermeasures against noise



0

Fig. 2.9.9 Watchdog timer by software

### 2.10 Notes on programming

### 2.10 Notes on programming

#### 2.10.1 Processor status register

(1) Initialization of processor status register

After a reset, the contents of the processor status register (PS) are undefined except for the I flag which is "1." Therefore, flags which affect program execution must be initialized after a reset.

In particular, it is essential to initialize the T and D flags because they have an important effect on calculations.

(2) How to reference the processor status register

To reference the contents of the processor status register (PS), execute the PHP instruction once then read the contents of (S + 1). If necessary, execute the PLP instruction to return the PS to its original status. A NOP instruction should be executed after every PLP instruction.



7470

Ο

7471

Ο

7477

Ο

7478

Ο

Fig. 2.10.1 Initialization of flags in PS



Fig. 2.10.2 Stack memory contents after PHP instruction execution



Fig. 2.10.3 Note to execute by PLP instruction

7477

7478

2.10 Notes on programming

7471

#### 2.10.2 Decimal calculations

#### (1) Execution of decimal calculations

The ADC and SBC are the only instructions which will yield proper decimal results in decimal mode. To calculate in decimal notation, set the decimal mode flag (D) to "1" with the SED instruction. After executing the ADC or SBC instruction, execute another instruction before executing the SEC, CLC, or CLD instruction.

#### (2) Note on flags in decimal mode

When decimal mode is selected, the values of three of the flags in the status register (the N, V, and Z flags) are invalid after a ADC or SBC instruction is executed.

The Carry flag (C) is set to "1" if a carry is generated as a result of the calculation, or is cleared to "0" if a borrow is generated. To determine whether a calculation has generated a carry, the C flag must be initialized to "0" before each calculation. To check for a borrow, the C flag must be initialized before each calculation.

2 For other notes, refer to the notes described in each section.



7470

Fig. 2.10.4 Note for decimal operation

### 2.11 Differences between 7470/7471 group and 7477/7478 group

### 2.11 Differences between 7470/7471 group and 7477/7478 group

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | 0    | 0    | 0    |

Table 2.11.1 shows differences between the 7470/7471 group and the 7477/7478 group. Exercise due care at substitution.

#### Table 2.11.1 Differences between 7470/7471 group and 7477/7478 group

|                          | 7470/7471 group                 | 7477/7478 group                                                |
|--------------------------|---------------------------------|----------------------------------------------------------------|
| RAM size                 | 128/102/284 butco               | 192/384 bytes                                                  |
|                          | 128/192/384 bytes               | (128/192/384 bytes for extended operating temperature version) |
| ROM size                 | 4K/8K/16K byte                  | 8K/16K byte                                                    |
|                          | 4R/8R/TOR Dyle                  | (4K/8K/16K byte for extended operating temperature version)    |
| 32-pin SOP               | Ν                               | Y                                                              |
| Operating temperature    | -20 to 85°C                     | -20 to 85°C                                                    |
| range                    | -20 10 85 C                     | (-40°C to +85°C for extended operating temperature version)    |
| Interrupt source types   | 12                              | 13                                                             |
| Serial I/O               | Clock synchronous               | Clock synchronous / UART                                       |
| Byte specification mode  | Y                               | N                                                              |
| Port P2                  | General I/O port / Analog input | General input port / Analog input                              |
| Software pull-up control | P0, P1, P2, P4, P5              | P0, P1, P4, P5                                                 |
| A-D conversion VREF      | V                               | N                                                              |
| OFF function             | ř                               | Ν                                                              |

### 2.12 Example of application circuit

### 2.12 Example of application circuit

| 7470 | 7471 | 7477 | 7478 |
|------|------|------|------|
| 0    | ×    | ×    | ×    |

Figures 2.12.1 and 2.12.2 show examples of application circuit using the 7470 group, the 7478 group respectively.



### 2.12 Example of application circuit

| M3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3300<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS3200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200<br>MS200                                                                                                                                                                                                                |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Air mix door<br>setting<br>setting<br>Air mix door<br>opening<br>crouit<br>hot<br>hot<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>feature<br>featu |  |

7470 7471

 $\times$ 

 $\times$ 

7477

 $\times$ 

7478

Ο

Fig. 2.12.2 Application circuit example (Semi-auto air conditioner)

# CHAPTER 3 APPENDIX

- 3.1 Control registers
- 3.2 Mask ROM ordering method
- 3.3 ROM programming ordering method
- 3.4 Mark specification form
- 3.5 Package outline
- 3.6 SFR memory map
- 3.7 Pin configuration

## APPENDIX

### 3.1 Control registers

### 3.1 Control registers









3.1 Control registers







Fig. 3.1.4 Structure of Edge polarity selection register

#### 3.1 Control registers



Fig. 3.1.6 Structure of A-D control register

7470/7471/7477/7478 GROUP USER'S MANUAL

3.1 Control registers



SRDY signal output

Serial I/O byte specify

P15/SOUT, SRDY output

structure selection bit

mode selection bit

selection bit

selection bit

4

5

6

7

**Note:** Since the 7470 group is not provided with the sub-clock generating circuit, do not select f(XCIN).

output

1 : Serial I/O port (Sout, CLK pin) 0 : Ordinary I/O port(P1 7)

1 : SRDY signal output pin

0 : SRDY signal

1 : SARDY signal

0 : Ordinary mode

0 : CMOS output

1 : Byte specify mode

1 : N-channel open-drain

0

0

0

0

oio

ojo

0:0

olo

Fig. 3.1.8 Structure of Serial I/O mode register



Fig. 3.1.10 Structure of Serial I/O counter and Byte counter



Fig. 3.1.11 Structure of Transmit/receive buffer register

| b7 b6 b5 b4 b3 b2 b1 b0               | Se | erial I/O status register            | (SIOSTS) [Address 00E1                                         | 16]      |            |
|---------------------------------------|----|--------------------------------------|----------------------------------------------------------------|----------|------------|
|                                       | в  | Name                                 | Function                                                       | At reset | RW         |
|                                       | 0  | Transmit buffer<br>empty flag (TBE)  | 0 : Buffer full<br>1 : Buffer empty                            | 0        | o x        |
| · · · · · · · · · · · · · · · · · · · | 1  | Receive buffer full flag (RBF)       | 0 : Buffer empty<br>1 : Buffer full                            | 0        | ○ x        |
|                                       | 2  | Transmit shift completion flag (TSC) | 0 : Transmit shift in progress<br>1 : Transmit shift completed | 0        | ○ x        |
|                                       | 3  | Overrun error flag<br>(OE)           | 0 : No error<br>1 : Overrun error                              | 0        | 0 <b>x</b> |
|                                       | 4  | Parity error flag<br>(PE)            | 0 : No error<br>1 : Parity error                               | 0        | o x        |
|                                       | 5  | Framing error flag<br>(FE)           | 0 : No error<br>1 : Framing error                              | 0        | ∘ ×        |
|                                       | 6  | Summing error<br>flag (SE)           | 0 : (OE) U (PE) U (FE) = 0<br>1 : (OE) U (PE) U (FE) = 1       | 0        | ○ x        |
|                                       | 7  |                                      | r this bit. This is a write<br>bit is read out, the value      | 1        | 1 X        |

Fig. 3.1.12 Structure of Serial I/O status register



Fig. 3.1.13 Structure of Serial I/O control register



Fig. 3.1.14 Structure of UART control register



Fig. 3.1.16 Structure of Timer FF register







Fig. 3.1.18 Structure of Timer 34 mode register







Fig. 3.1.20 Structure of CPU mode register







Fig. 3.1.22 Structure of Interrupt request register 2

3.1 Control registers



#### Fig. 3.1.23 Structure of Interrupt control register 1



Fig. 3.1.24 Structure of Interrupt control register 2

#### 3.2 Mask ROM ordering method

#### 3.2 Mask ROM ordering method

GZZ-SH02-91B<9YA0>

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470M2-XXXSP MITSUBISHI ELECTRIC

Mask ROM number



Note : Please fill in all items marked \*.

|   |          | Company        |       | TEL | θθ      | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|---------|--------------|------------|
| * | Customer | name           |       | (   | ) anc ( |              |            |
|   |          | Date<br>issued | Date: |     | Issu    |              |            |

#### # 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based in this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM

(hexadecimal notation)

|                  |                                                                      | type acea)       |                                     |                                          |                                                                      |
|------------------|----------------------------------------------------------------------|------------------|-------------------------------------|------------------------------------------|----------------------------------------------------------------------|
|                  | 27128                                                                |                  | 27256                               |                                          | 27512                                                                |
| EPROM a          | ddress                                                               | EPROM a          | address                             | EPROM a                                  | ddress                                                               |
| 000016<br>000F16 | Area for ASCII<br>codes of the name<br>of the product<br>'M37470M2-' | 000016<br>000F16 | codes of the name<br>of the product | 0000 <sub>16</sub>                       | Area for ASCII<br>codes of the name<br>of the product<br>'M37470M2-' |
| 001016           |                                                                      | 001016           |                                     | 001016                                   |                                                                      |
| 2FFF16<br>300016 |                                                                      | 6FFF16<br>700016 |                                     | EFFF <sub>16</sub><br>F000 <sub>16</sub> |                                                                      |
|                  | ROM (4K)                                                             |                  | ROM (4K)                            |                                          | ROM (4K)                                                             |
| 3FFF16           |                                                                      | 7FFF16           |                                     | FFFF16                                   |                                                                      |

(1) Set "FF16" in the shaded area.(2) Write the ASCII codes that indicates the name of the

EPROM type (indicate the type used)

(2) White the ASCII codes that indicates the name of the product 'M37470M2-' to addresses 000016 to 000F16. ASCII codes 'M37470M2-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | <b>FF</b> 16             |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | <b>FF</b> 16             |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16                     |
| 000416         | <b>'7'</b> = <b>37</b> 16            | 000C16  | FF16                     |
| 000516         | <b>'0'</b> = 30 <sub>16</sub>        | 000D16  | FF16                     |
| 000616         | 'M' = 4D16                           | 000E16  | <b>FF</b> 16             |
| 000716         | <b>'2'</b> = <b>32</b> <sub>16</sub> | 000F16  | FF16                     |
|                |                                      |         |                          |

#### 3.2 Mask ROM ordering method

GZZ-SH02-91B<9YA0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470M2-XXXSP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27128                | 27256                 | 27512                |
|--------------------|----------------------|-----------------------|----------------------|
| The pseudo-command | <b>*</b> = △\$C000   | <b>*</b> = △\$8000    | <b>*</b> =∆\$0000    |
|                    | △ .BYTE△ 'M37470M2–' | △ .BYTE △ 'M37470M2–' | △ .BYTE∆ 'M37470M2–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation, the ROM processing is disabled. Write the data correctly.

# 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (32P4B for M37470M2-XXXSP) and attach to the mask ROM confirmation form.

\* 3. Comments

(2/2)

GZZ-SH02-92B<9YA0>

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470M4-XXXSP MITSUBISHI ELECTRIC

Mask ROM number



Note : Please fill in all items marked \*\*.

|   |          | Company        |       | TEL | 00           | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|--------------|--------------|------------|
| * | Customer | name           |       | (   | uanc         |              |            |
| * |          | Date<br>issued | Date: |     | Issi<br>sign |              |            |

#### \* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based in this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM

(hexadecimal notation)

| e (indicate the t | ype usea) |   |
|-------------------|-----------|---|
| 07400             |           | 2 |

|                                          | 27128                                                 |                  | 27256                                                 |                  | 27512                                                 |
|------------------------------------------|-------------------------------------------------------|------------------|-------------------------------------------------------|------------------|-------------------------------------------------------|
| EPROM ac                                 | dress                                                 | EPROM ac         | dress                                                 | EPROM ad         | ddress                                                |
| 000016                                   | Area for ASCII<br>codes of the name<br>of the product | 000016           | Area for ASCII<br>codes of the name<br>of the product | 000016           | Area for ASCII<br>codes of the name<br>of the product |
| 000F16<br>001016                         | 'M37470M4-'                                           | 000F16<br>001016 | 'M37470M4-'                                           | 000F16<br>001016 | 'M37470M4-'                                           |
| 1FFF <sub>16</sub><br>2000 <sub>16</sub> |                                                       | 5FFF16<br>600016 |                                                       | DFFF16<br>E00016 |                                                       |
|                                          | ROM (8K)                                              |                  | ROM (8K)                                              |                  | ROM (8K)                                              |
| 3FFF16                                   |                                                       | 7FFF16           |                                                       | FFFF16           |                                                       |

(1) Set "FF16" in the shaded area.

(2) Write the ASCII codes that indicates the name of the product 'M37470M4-' to addresses 000016 to 000F16. ASCII codes 'M37470M4-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7'</b> = <b>37</b> 16            | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16                     |
| 000416         | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000C16  | FF16                     |
| 000516         | <b>'0'</b> = <b>30</b> <sub>16</sub> | 000D16  | FF16                     |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | FF16                     |
| 000716         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000F16  | FF16                     |
|                |                                      |         |                          |

3.2 Mask ROM ordering method

GZZ-SH02-92B<9YA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470M4-XXXSP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27128                 | 27256                 | 27512                |
|--------------------|-----------------------|-----------------------|----------------------|
| The pseudo-command | <b>%</b> = △\$C000    | <b>*</b> = △\$8000    | <b>*</b> = △\$0000   |
|                    | △ .BYTE △ 'M37470M4–' | △ .BYTE △ 'M37470M4–' | △ .BYTE△ 'M37470M4–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation, the ROM processing is disabled. Write the data correctly.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (32P4B for M37470M4-XXXSP) and attach to the mask ROM confirmation form.

# 3. Comments

GZZ-SH02-93B<9YA0>

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470M8-XXXSP MITSUBISHI ELECTRIC

Date: Section head Supervisor signature signature

Mask ROM number

Note : Please fill in all items marked \*.

|   |          | Company        |       | TEL | 99           | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|--------------|--------------|------------|
| * | Customer | name           |       | ( ) | uanc         |              |            |
| ÷ |          | Date<br>issued | Date: |     | Issi<br>sign |              |            |

#### \* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based in this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM

| (hexad |
|--------|
|--------|

(hexadecimal notation)

EPROM type (indicate the type used)



(1) Set "FF16" in the shaded area.

 (2) Write the ASCII codes that indicates the name of the product 'M37470M8-' to addresses 000016 to 000F16. ASCII codes 'M37470M8-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16                     |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16                     |
| 000516         | <b>'0'</b> = 30 <sub>16</sub>        | 000D16  | FF16                     |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | FF16                     |
| 000716         | <b>'8'</b> = <b>38</b> 16            | 000F16  | <b>FF</b> 16             |
|                |                                      |         |                          |

3.2 Mask ROM ordering method

GZZ-SH02-93B<9YA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470M8-XXXSP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                      |
|--------------------|---------------------------------------------|--------------------------------------------|
| The pseudo-command | <b>* =</b> △\$8000<br>△ .BYTE △ 'M37470M8–' | <b>*</b> = △\$0000<br>△ .BYTE△ 'M37470M8–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation, the ROM processing is disabled. Write the data correctly.

# 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (32P4B for M37470M8-XXXSP) and attach to the mask ROM confirmation form.

\* 3. Comments

(2/2)

#### 3.2 Mask ROM ordering method

GZZ-SH02-94B<9YB0>

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471M2-XXXSP/FP MITSUBISHI ELECTRIC

Date: Section head Supervisor signature signature

Mask ROM number

Note : Please fill in all items marked \*

| * | Customer | Company<br>name |       | TEL<br>( ) | lance | Submitted by | Supervisor |
|---|----------|-----------------|-------|------------|-------|--------------|------------|
|   |          | Date<br>issued  | Date: |            | Issu  |              |            |

#### \* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based in this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Microcomputer name :

M37471M2-XXXSP

M37471M2-XXXFP

Checksum code for entire EPROM

(hexadecimal notation)

EPROM type (indicate the type used)

|                    | 27128                                         |                    | 27256                                         |                    | 27512                                         |
|--------------------|-----------------------------------------------|--------------------|-----------------------------------------------|--------------------|-----------------------------------------------|
| EPROM ac<br>000016 | ddress<br>Area for ASCII<br>codes of the name | EPROM ac<br>000016 | ddress<br>Area for ASCII<br>codes of the name | EPROM a<br>000016  | ddress<br>Area for ASCII<br>codes of the name |
| 000F16<br>001016   | of the product<br>'M37471M2-'                 | 000F16<br>001016   | of the product<br>'M37471M2-'                 | 000F16<br>001016   | of the product<br>'M37471M2-'                 |
| 2FFF16<br>300016   | ROM (4K)                                      | 6FFF16<br>700016   | ROM (4K)                                      | EFFF16<br>F00016   | ROM (4K)                                      |
| 3FFF <sub>16</sub> |                                               | 7FFF <sub>16</sub> |                                               | FFFF <sub>16</sub> |                                               |

(1) Set "FF16" in the shaded area.

(2) Write the ASCII codes that indicates the name of the product 'M37471M2-' to addresses 000016 to 000F16. ASCII codes 'M37471M2-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000A16  | FF16                     |
| 000316         | <b>'4' = 34</b> <sub>16</sub>        | 000B16  | FF16                     |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16                     |
| 000516         | <b>'1' = 31</b> 16                   | 000D16  | FF16                     |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | FF16                     |
| 000716         | <b>'2'</b> = 32 <sub>16</sub>        | 000F16  | FF16                     |

#### 3.2 Mask ROM ordering method

GZZ-SH02-94B<9YB0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471M2-XXXSP/FP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27128                | 27256                 | 27512                 |
|--------------------|----------------------|-----------------------|-----------------------|
| The pseudo-command | <b>*</b> = △\$C000   | <b>*</b> = △\$8000    | <b>* =</b> △\$0000    |
|                    | △ .BYTE△ 'M37471M2–' | △ .BYTE △ 'M37471M2–' | △ .BYTE △ 'M37471M2–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation, the ROM processing is disabled. Write the data correctly.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (42P4B for M37471M2-XXXSP, 56P6N for M37471M2-XXXFP) and attach to the mask ROM confirmation form.

\* 3. Comments

(2/2)

GZZ-SH02-95B<9YB0>

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471M4-XXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                         |
|---------|------------------------|-------------------------|
| eipt    | Section head signature | Supervisor<br>signature |
| Receipt |                        |                         |
|         |                        |                         |

Mask ROM number

Note : Please fill in all items marked #

|   |          |                |       |     | NOLE . I   |              | ems markeu ∞. |
|---|----------|----------------|-------|-----|------------|--------------|---------------|
|   |          | Company        |       | TEL | e          | Submitted by | Supervisor    |
| * | Customer | name           |       | ( ) | uand       |              |               |
|   |          | Date<br>issued | Date: |     | Iss<br>sig |              |               |
|   |          |                |       |     |            |              |               |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based in this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

| Microcomputer name : | M37471M4-XXXSP                 | M37471M4-XXX | P                      |
|----------------------|--------------------------------|--------------|------------------------|
|                      | Checksum code for entire EPROM |              | (hexadecimal notation) |

EPROM type (indicate the type used)



(1) Set "FF16" in the shaded area.

(2) Write the ASCII codes that indicates the name of the product 'M37471M4-' to addresses 000016 to 000F16. ASCII codes 'M37471M4-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16                     |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16                     |
| 000516         | <b>'1' = 31</b> 16                   | 000D16  | <b>FF</b> 16             |
| 000616         | 'M' = 4D16                           | 000E16  | <b>FF</b> 16             |
| 000716         | <b>'4'</b> = 34 <sub>16</sub>        | 000F16  | FF16                     |
|                |                                      |         |                          |

#### 3.2 Mask ROM ordering method

GZZ-SH02-95B<9YB0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471M4-XXXSP/FP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27128                 | 27256                  | 27512                 |
|--------------------|-----------------------|------------------------|-----------------------|
| The pseudo-command | <b>*</b> = △ \$C000   | <pre># = △\$8000</pre> | <b>*</b> = △\$0000    |
|                    | △ .BYTE △ 'M37471M4–' | △ .BYTE△ 'M37471M4–'   | △ .BYTE △ 'M37471M4–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation, the ROM processing is disabled. Write the data correctly.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (42P4B for M37471M4-XXXSP, 56P6N for M37471M4-XXXFP) and attach to the mask ROM confirmation form.

# 3. Comments

(2/2)

#### 3.2 Mask ROM ordering method

GZZ-SH02-96B<9YB0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471M8-XXXSP/FP **MITSUBISHI ELECTRIC**

| e:        |            |
|-----------|------------|
| tion head | Supervisor |
| gnature   | signature  |
|           |            |
|           |            |
|           |            |
|           | tion head  |

Note · Please fill in all items marked \*

|   |             |                |       |          | NOLE . FI    |              | enis maikeu «. |
|---|-------------|----------------|-------|----------|--------------|--------------|----------------|
|   |             | Company        |       | TEL      | 99           | Submitted by | Supervisor     |
| * | Customer    | name           |       | ( )      | lanc         |              |                |
|   |             | Date<br>issued | Date: |          | lssu<br>sign |              |                |
| * | 1 Confirmat | ion            |       | <u> </u> | O I          |              |                |

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based in this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

| Microcomputer name : | M37471M8          | 8-XXXSP        | M37471M8-X | XXFP   |
|----------------------|-------------------|----------------|------------|--------|
|                      | Checksum code for | r entire EPROM |            | (hexad |

(hexadecimal notation)

EPROM type (indicate the type used)



(1) Set "FF16" in the shaded area.

(2) Write the ASCII codes that indicates the name of the product 'M37471M8-' to addresses 000016 to 000F16. ASCII codes 'M37471M8-' are listed on the right. The addresses and data are in hexadecimal notation.

|                                      | Address                                                                          |                          |
|--------------------------------------|----------------------------------------------------------------------------------|--------------------------|
| 'M' = 4D16                           | 000816                                                                           | ' – ' = 2D <sub>16</sub> |
| <b>'</b> 3' = 33 <sub>16</sub>       | 000916                                                                           | FF16                     |
| <b>'7' = 37</b> 16                   | 000A16                                                                           | FF16                     |
| <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16                                                                           | FF16                     |
| <b>'7' = 37</b> 16                   | 000C16                                                                           | FF16                     |
| <b>'1' = 31</b> 16                   | 000D16                                                                           | FF16                     |
| 'M' = 4D <sub>16</sub>               | 000E16                                                                           | FF16                     |
| <b>'8'</b> = <b>38</b> 16            | 000F16                                                                           | FF16                     |
|                                      | '3' = 3316<br>'7' = 3716<br>'4' = 3416<br>'7' = 3716<br>'1' = 3116<br>'M' = 4D16 |                          |

3.2 Mask ROM ordering method

GZZ-SH02-96B<9YB0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471M8-XXXSP/FP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                               | 27512                                       |
|--------------------|-------------------------------------|---------------------------------------------|
| The pseudo-command | # = △\$8000<br>△ .BYTE△ 'M37471M8–' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37471M8–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation, the ROM processing is disabled. Write the data correctly.

# 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (42P4B for M37471M8-XXXSP, 56P6N for M37471M8-XXXFP) and attach to the mask ROM confirmation form.

\* 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH08-22B<3ZA0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M2TXXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| Ъ       | Section head signature | Supervisor signature |
| Cei     | Signature              | signature            |
| Receipt |                        |                      |
| -       |                        |                      |
|         |                        |                      |
|         |                        |                      |

Note : Please fill in all items marked \*.

|   |          | Company         |       | TEL | 99           | Submitted by | Supervisor |
|---|----------|-----------------|-------|-----|--------------|--------------|------------|
| * | Customer | Company<br>name |       | ( ) | ance (       |              |            |
|   |          | Date            |       |     | lssu<br>sign |              |            |
|   |          | issued          | Date: |     |              |              |            |
|   |          |                 |       |     | 8            | • • •        |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Checksum code for entire EPROM

(hexadecimal notation)

EPROM type (indicate the type used)



- Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37477M2T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                      | Address |              |
|----------------|--------------------------------------|---------|--------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | 'T'=5416     |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16         |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16         |
| 000316         | <b>'4'</b> = 34 <sub>16</sub>        | 000B16  | <b>FF</b> 16 |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | <b>FF</b> 16 |
| 000516         | <b>'7' = 37</b> 16                   | 000D16  | <b>FF</b> 16 |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | <b>FF</b> 16 |
| 000716         | <b>'2'</b> = <b>32</b> <sub>16</sub> | 000F16  | <b>FF</b> 16 |
|                |                                      |         |              |

#### 3.2 Mask ROM ordering method

GZZ-SH08-22B<3ZA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M2TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27128                | 27256                 | 27512                |
|--------------------|----------------------|-----------------------|----------------------|
| The pseudo-command | <b>※</b> = △\$C000   | <b>* =</b> △\$8000    | <b>*</b> = △\$0000   |
|                    | △ .BYTE△ 'M37477M2T' | △ .BYTE △ 'M37477M2T' | △ .BYTE△ 'M37477M2T' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (32P4B for M37477M2TXXXSP, 32P2W for M37477M2TXXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

(2/2)

#### 3.2 Mask ROM ordering method

GZZ-SH06-67B<2XA1>

740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M4-XXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| eipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

Mask ROM number

Note : Please fill in all items marked \*

|   |          |                |       |     | NOLE . F |              | ems markeu «. |
|---|----------|----------------|-------|-----|----------|--------------|---------------|
|   |          | Company        |       | TEL | e e      | Submitted by | Supervisor    |
| * | Customer | name           |       | ( ) | uano     |              |               |
|   |          | Date<br>issued | Date: |     | Issu     |              |               |
|   |          |                |       |     | 0        |              |               |

# 1. Confirmation

1FFF<sub>16</sub>

200016

3FFF<sub>16</sub>

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

DFFF<sub>16</sub>

E00016

FFFF<sub>16</sub>

data

ROM 8192 bytes



 Set the data in the unused area (the shaded area of the diagram) to "FF16".

data

ROM 8192 bytes

5FFF<sub>16</sub>

600016

**7FFF**<sub>16</sub>

data

ROM 8192 bytes

(2) The ASCII codes of the product name "M37477M4-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                | Address |              |
|----------------|--------------------------------|---------|--------------|
| 000016         | 'M' = 4D16                     | 000816  | ' – ' = 2D16 |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub> | 000916  | FF16         |
| 000216         | <b>'7' = 37</b> 16             | 000A16  | <b>FF</b> 16 |
| 000316         | <b>'4'</b> = 34 <sub>16</sub>  | 000B16  | <b>FF</b> 16 |
| 000416         | <b>'7' = 37</b> 16             | 000C16  | <b>FF</b> 16 |
| 000516         | <b>'7' = 37</b> 16             | 000D16  | FF16         |
| 000616         | 'M' = 4D <sub>16</sub>         | 000E16  | <b>FF</b> 16 |
| 000716         | $4' = 34_{16}$                 | 000F16  | <b>FF</b> 16 |
|                |                                |         |              |

#### 3.2 Mask ROM ordering method

GZZ-SH06-67B<2XA1>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M4-XXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27128                 | 27256                 | 27512                 |
|--------------------|-----------------------|-----------------------|-----------------------|
| The pseudo-command | <b>*</b> = △\$C000    | <b>*</b> = △\$8000    | <b>*</b> = △\$0000    |
|                    | △ .BYTE △ 'M37477M4–' | △ .BYTE △ 'M37477M4–' | △ .BYTE △ 'M37477M4–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (32P4B for M37477M4-XXXSP, 32P2W for M37477M4-XXXFP) and attach it to the mask ROM confirmation form.

\* 3. Comments

## 3.2 Mask ROM ordering method

GZZ-SH06-73B<2XA1>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M4TXXXSP/FP MITSUBISHI ELECTRIC

|         | Date:        |            |
|---------|--------------|------------|
|         | Section head | Supervisor |
| eipt    | signature    | signature  |
| Receipt |              |            |
|         |              |            |

Note : Please fill in all items marked \*\*.

|   |          | Company        |       | TEL | 99   | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|------|--------------|------------|
| * | Customer | name           |       | ( ) | lanc |              |            |
| * |          | Date<br>issued | Date: |     | sigr |              |            |

\* 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

M37477M4TXXXFP

| Microcomputer name : | Microcom | puter | name | : |
|----------------------|----------|-------|------|---|
|----------------------|----------|-------|------|---|

M37477M4TXXXSP

Checksum code for entire EPROM

(hexadecimal notation)

EPROM type (indicate the type used)



- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37477M4T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address |                                      | Address |              |
|---------|--------------------------------------|---------|--------------|
| 000016  | 'M' = 4D16                           | 000816  | 'Τ'=5416     |
| 000116  | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | <b>FF</b> 16 |
| 000216  | <b>'7' = 37</b> 16                   | 000A16  | FF16         |
| 000316  | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | <b>FF</b> 16 |
| 000416  | <b>'7' = 37</b> 16                   | 000C16  | <b>FF</b> 16 |
| 000516  | <b>'7' = 37</b> 16                   | 000D16  | <b>FF</b> 16 |
| 000616  | 'M' = 4D <sub>16</sub>               | 000E16  | FF16         |
| 000716  | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000F16  | FF16         |
|         |                                      |         |              |

3.2 Mask ROM ordering method

GZZ-SH06-73B<2XA1>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M4TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27128                | 27256                | 27512                |
|--------------------|----------------------|----------------------|----------------------|
| The pseudo-command | <b>%</b> = △\$C000   | <b>#</b> = △\$8000   | <b>*</b> = △\$0000   |
|                    | △ .BYTE△ 'M37477M4T' | △ .BYTE△ 'M37477M4T' | △ .BYTE△ 'M37477M4T' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (32P4B for M37477M4TXXXSP, 32P2W for M37477M4TXXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH06-68B<2XA1>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M8-XXXSP/FP **MITSUBISHI ELECTRIC**

|         | Date:        |            |
|---------|--------------|------------|
|         | Section head | Supervisor |
| ipi     | signature    | signature  |
| Receipt |              |            |
|         |              |            |
|         |              |            |

Note · Please fill in all items marked \*

(hexadecimal notation)

|   |          |                |       |     |            |              | sino mantoa 🦝 |
|---|----------|----------------|-------|-----|------------|--------------|---------------|
|   |          | Company        |       | TEL | 00         | Submitted by | Supervisor    |
| * | Customer | name           |       | ( ) | uanc       |              |               |
|   |          | Date<br>issued | Date: |     | lss<br>sig |              |               |
|   |          |                |       |     | 0          |              |               |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name :  $\square$ 

M37477M8-XXXSP 

M37477M8-XXXFP

Checksum code for entire EPROM

EPROM type (indicate the type used)



(1) Set the data in the unused area (the shaded area of the diagram) to "FF16".

(2) The ASCII codes of the product name "M37477M8-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D16                           | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16                     |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16                     |
| 000516         | <b>'7' = 37</b> 16                   | 000D16  | FF16                     |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | FF16                     |
| 000716         | <b>'8'</b> = <b>38</b> 16            | 000F16  | FF16                     |
|                |                                      |         |                          |

3.2 Mask ROM ordering method

GZZ-SH06-68B<2XA1>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M8-XXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                                        | 27512                                       |
|--------------------|----------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △ \$8000<br>△ .BYTE △ 'M37477M8–' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37477M8–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (32P4B for M37477M8-XXXSP, 32P2W for M37477M8-XXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH06-74B<2XA1>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M8TXXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| sipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

Note : Please fill in all items marked \*.

|   |                                                                                                                                                                                                                                                                                                                        | Company        |       | TEL | 00          | Submitted by | Supervisor |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|-------------|--------------|------------|
| * | Customer                                                                                                                                                                                                                                                                                                               | name           |       | ( ) | uanc        |              |            |
| * |                                                                                                                                                                                                                                                                                                                        | Date<br>issued | Date: |     | Iss<br>sign |              |            |
| * | <ul> <li>* 1. Confirmation</li> <li>Specify the name of the product being ordered and the type of EPROMs submitted.</li> <li>Three EPROMs are required for each pattern.</li> <li>If at least two of the three sets of EPROMs submitted contain identical data we will produce masks based on this data. We</li> </ul> |                |       |     |             |              |            |

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.



 EPROM address
 EPROM address

 000016
 Product name

 ASCII code :
 'M37477M8T'

 000F16
 0000F16

 001016
 000F16

 3FFF16
 BFFF16

C00016

FFFF<sub>16</sub>

data

ROM 16384 bytes

(1) Set the data in the unused area (the shaded area of the diagram) to "FF16".

data

ROM 16384 bytes

(2) The ASCII codes of the product name "M37477M8T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                | Address |              |
|----------------|--------------------------------|---------|--------------|
| 000016         | 'M' = 4D <sub>16</sub>         | 000816  | ' T ' = 5416 |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub> | 000916  | FF16         |
| 000216         | <b>'7' = 37</b> 16             | 000A16  | FF16         |
| 000316         | <b>'4'</b> = <b>34</b> 16      | 000B16  | FF16         |
| 000416         | <b>'7' = 37</b> 16             | 000C16  | FF16         |
| 000516         | <b>'7' = 37</b> 16             | 000D16  | FF16         |
| 000616         | 'M' = 4D16                     | 000E16  | FF16         |
| 000716         | <b>'8' = 38</b> 16             | 000F16  | <b>FF</b> 16 |
|                |                                |         |              |

(1/2)

400016

**7FFF**<sub>16</sub>

3.2 Mask ROM ordering method

GZZ-SH06-74B<2XA1>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477M8TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |  |  |
|--------------------|---------------------------------------------|---------------------------------------------|--|--|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37477M8T' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37477M8T' |  |  |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (32P4B for M37477M8TXXXSP, 32P2W for M37477M8TXXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH08-23B<2XA0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M2TXXXSP/FP **MITSUBISHI ELECTRIC**

|         | Date:        |            |
|---------|--------------|------------|
|         | Section head | Supervisor |
| eipt    | signature    | signature  |
| Receipt |              |            |
| R       |              |            |
|         |              |            |
|         |              |            |

Note · Please fill in all items marked \*

(hexadecimal notation)

|   |          |                |       |     | NOLE . F      |              | enis markeu **. |
|---|----------|----------------|-------|-----|---------------|--------------|-----------------|
|   |          | Company        |       | TEL | ce<br>ure     | Submitted by | Supervisor      |
| * | Customer | name           |       | ( ) | suan<br>gnatu |              |                 |
|   |          | Date<br>issued | Date: |     | Issi<br>sign  |              |                 |
|   |          |                |       |     | S             |              |                 |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Checksum code for entire EPROM

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name : M37478M2TXXXSP 

M37478M2TXXXFP

EPROM type (indicate the type used)



- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37478M2T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                      | Address |                  |
|----------------|--------------------------------------|---------|------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' T ' = 5416     |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16             |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16             |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16             |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16             |
| 000516         | <b>'8' = 38</b> 16                   | 000D16  | FF16             |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | FF <sub>16</sub> |
| 000716         | <b>'2'</b> = <b>32</b> <sub>16</sub> | 000F16  | FF16             |
|                |                                      |         |                  |

#### 3.2 Mask ROM ordering method

GZZ-SH08-23B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M2TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27128                  | 27256                  | 27512                |
|--------------------|------------------------|------------------------|----------------------|
| The pseudo-command | <pre># = △\$C000</pre> | <pre># = △\$8000</pre> | <b>*</b> = △\$0000   |
|                    | △ .BYTE△ 'M37478M2T'   | △ .BYTE △ 'M37478M2T'  | △ .BYTE△ 'M37478M2T' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (42P4B for M37478M2TXXXSP, 56P6N for M37478M2TXXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

(2/2)

#### 3.2 Mask ROM ordering method

GZZ-SH06-70B<2XA0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M4-XXXSP/FP **MITSUBISHI ELECTRIC**

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| eipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

to Discostillito all'iteratore descrived w

(hexadecimal notation)

|     |                  |                 |       |          | Note        | : PI | ease fill in all ite | ems marked **. |
|-----|------------------|-----------------|-------|----------|-------------|------|----------------------|----------------|
| *   | Customer         | Company<br>name |       | TEL<br>( | ()<br>uance | ard  | Submitted by         | Supervisor     |
|     |                  | Date<br>issued  | Date: |          | Issi        | 50   |                      |                |
| s\k | * A Confirmation |                 |       |          | , V         |      |                      |                |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Checksum code for entire EPROM

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name : M37478M4-XXXSP  $\square$ 

M37478M4-XXXFP

EPROM type (indicate the type used)



- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37478M4-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16                     |
| 000416         | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000C16  | <b>FF</b> 16             |
| 000516         | <b>'8'</b> = <b>38</b> 16            | 000D16  | <b>FF</b> 16             |
| 000616         | 'M' = 4D <sub>16</sub>               | 000E16  | FF16                     |
| 000716         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000F16  | FF16                     |
|                |                                      |         |                          |

#### 3.2 Mask ROM ordering method

GZZ-SH06-70B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M4-XXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27128                 | 27256                 | 27512                |
|--------------------|-----------------------|-----------------------|----------------------|
| The pseudo-command | <b>* =</b> △ \$C000   | <b>* =</b> △\$8000    | <b>*</b> = △\$0000   |
|                    | △ .BYTE △ 'M37478M4–' | △ .BYTE △ 'M37478M4–' | △ .BYTE△ 'M37478M4–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (42P4B for M37478M4-XXXSP, 56P6N for M37478M4-XXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH06-76B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M4TXXXSP/FP **MITSUBISHI ELECTRIC**

|         | Date:        |            |
|---------|--------------|------------|
|         | Section head | Supervisor |
| eipt    | signature    | signature  |
| Receipt |              |            |
| 22      |              |            |
|         |              |            |
|         |              |            |

Note · Please fill in all items marked \*

(hexadecimal notation)

|   |              |                |       |     | NOLE . FI    |              | ems markeu **. |
|---|--------------|----------------|-------|-----|--------------|--------------|----------------|
|   |              | Company        |       | TEL | еe           | Submitted by | Supervisor     |
| * | Customer     | name           |       | ( ) | Jatur        |              |                |
|   |              | Date<br>issued | Date: |     | Issi<br>sign |              |                |
| * | 1. Confirmat | ion            |       | C   | 0            |              |                |

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name : M37478M4TXXXSP  $\square$ 

M37478M4TXXXFP

EPROM type (indicate the type used)



Checksum code for entire EPROM

- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37478M4T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address |                                      | Address |              |
|---------|--------------------------------------|---------|--------------|
| 000016  | 'M' = 4D <sub>16</sub>               | 000816  | ' T ' = 5416 |
| 000116  | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16         |
| 000216  | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000A16  | FF16         |
| 000316  | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16         |
| 000416  | <b>'7' = 37</b> 16                   | 000C16  | FF16         |
| 000516  | <b>'8' = 38</b> 16                   | 000D16  | FF16         |
| 000616  | 'M' = 4D <sub>16</sub>               | 000E16  | FF16         |
| 000716  | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000F16  | FF16         |
|         |                                      |         |              |

#### 3.2 Mask ROM ordering method

GZZ-SH06-76B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M4TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27128                | 27256                 | 27512                 |
|--------------------|----------------------|-----------------------|-----------------------|
| The pseudo-command | # = △\$C000          | <b>*</b> = △\$8000    | <b>*</b> = △\$0000    |
|                    | △ .BYTE△ 'M37478M4T' | △ .BYTE △ 'M37478M4T' | △ .BYTE △ 'M37478M4T' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (42P4B for M37478M4TXXXSP, 56P6N for M37478M4TXXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH06-71B<2XA0>

Mask ROM number

### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M8-XXXSP/FP MITSUBISHI ELECTRIC

|         | Date:        |            |
|---------|--------------|------------|
|         | Section head | Supervisor |
| eib     | signature    | signature  |
| Receipt |              |            |
| -       |              |            |
|         |              |            |

Note : Please fill in all items marked  $\ensuremath{\$}$ 

|   |              |                |       |      |   |      |              | ems marked w. |
|---|--------------|----------------|-------|------|---|------|--------------|---------------|
|   |              | Company        |       | TEL  |   | 00   | Submitted by | Supervisor    |
| * | Customer     | name           |       | (    | ) | uanc |              |               |
|   |              | Date<br>issued | Date: |      |   | Issu |              |               |
| * | 1. Confirmat |                |       | <br> | C | 0    |              |               |

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

| Microc             | computer name :                                       | □ M                 | 137478M8-XXXSF                              |      | M37478M8-XX | XFP                    |
|--------------------|-------------------------------------------------------|---------------------|---------------------------------------------|------|-------------|------------------------|
|                    |                                                       | Checksum            | n code for entire E                         | PROM |             | (hexadecimal notation) |
| EPROM typ          | pe (indicate the typ                                  | be used)            |                                             | _    |             |                        |
|                    | 27256                                                 |                     | 27512                                       |      |             |                        |
| EPROM ad<br>000016 | Idress<br>Product name<br>ASCII code :<br>'M37478M8-' | EPROM add<br>000016 | Product name<br>ASCII code :<br>'M37478M8-' |      |             |                        |

|     |        | ROM 16384 bytes                   |      |              | ROM 16384 bytes |  |
|-----|--------|-----------------------------------|------|--------------|-----------------|--|
|     | 7FFF16 |                                   |      | FFFF16       |                 |  |
| (1) |        | ata in the unus<br>am) to "FF16". | ed a | area (the sl | naded area of   |  |

data

000F16

001016

BFFF16

C00016

data

(2) The ASCII codes of the product name "M37478M8-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                | Address |                          |
|----------------|--------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D16                     | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub> | 000916  | FF16                     |
| 000216         | <b>'7' = 37</b> 16             | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> 16      | 000B16  | FF16                     |
| 000416         | <b>'7' = 37</b> 16             | 000C16  | FF16                     |
| 000516         | <b>'8' = 38</b> 16             | 000D16  | FF16                     |
| 000616         | 'M' = 4D <sub>16</sub>         | 000E16  | FF <sub>16</sub>         |
| 000716         | <b>'8' = 38</b> 16             | 000F16  | FF16                     |
|                |                                |         |                          |

(1/2)

000F16

001016

3FFF<sub>16</sub> 4000<sub>16</sub>

3.2 Mask ROM ordering method

GZZ-SH06-71B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M8-XXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                                | 27512                                       |
|--------------------|--------------------------------------|---------------------------------------------|
| The pseudo-command | # = △\$8000<br>△ .BYTE △ 'M37478M8–' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37478M8–' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (42P4B for M37478M8-XXXSP, 56P6N for M37478M8-XXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.2 Mask ROM ordering method

GZZ-SH06-77B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M8TXXXSP/FP **MITSUBISHI ELECTRIC**

|         | Date:        |            |
|---------|--------------|------------|
|         | Section head | Supervisor |
| eipt    | signature    | signature  |
| Receipt |              |            |

Note : Please fill in all items marked \*.

(hexadecimal notation)

|   |                                                                                                                                                                                                                                                    | Company        |       | TEL | 9 9             | Submitted by | Supervisor |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|-----------------|--------------|------------|
| * | Customer                                                                                                                                                                                                                                           | name           |       | ( ) | 23              |              |            |
|   |                                                                                                                                                                                                                                                    | Date<br>issued | Date: |     | Issua<br>signal |              |            |
| * | * 1. Confirmation                                                                                                                                                                                                                                  |                |       |     |                 |              |            |
|   | Specify the name of the product being ordered and the type of EPROMs submitted.<br>Three EPROMs are required for each pattern.                                                                                                                     |                |       |     |                 |              |            |
|   | If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. |                |       |     |                 |              |            |
|   | Thus, extreme care must be taken to verify the data in the submitted EPROMs.                                                                                                                                                                       |                |       |     |                 |              |            |
|   | Microcomputer name : 🛛 M37478M8TXXXSP 🗌 M37478M8TXXXFP                                                                                                                                                                                             |                |       |     |                 |              |            |

Checksum code for entire EPROM

EPROM type (indicate the type used)



- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37478M8T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                | Address |           |
|----------------|--------------------------------|---------|-----------|
| 000016         | 'M' = 4D <sub>16</sub>         | 000816  | 'Τ'= 5416 |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub> | 000916  | FF16      |
| 000216         | <b>'7' = 37</b> 16             | 000A16  | FF16      |
| 000316         | <b>'4'</b> = <b>34</b> 16      | 000B16  | FF16      |
| 000416         | <b>'7' = 37</b> 16             | 000C16  | FF16      |
| 000516         | <b>'8' = 38</b> 16             | 000D16  | FF16      |
| 000616         | 'M' = 4D16                     | 000E16  | FF16      |
| 000716         | <b>'8'</b> = <b>38</b> 16      | 000F16  | FF16      |
| 000716         | 0 - 30%                        | 000F16  | 1110      |

3.2 Mask ROM ordering method

GZZ-SH06-77B<2XA0>

Mask ROM number

## 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478M8TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to set the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |
|--------------------|---------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37478M8T' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37478M8T' |

Note : If the name of the product written to the EPROMs does not match the name of the mask confirmation form, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the package being ordered. Fill out the appropriate mark specification form (42P4B for M37478M8TXXXSP, 56P6N for M37478M8TXXXFP) and attach it to the mask ROM confirmation form.

# 3. Comments

#### 3.3 ROM programming ordering method

### 3.3 ROM programming ordering method

GZZ-SH03-60B<06A0>

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470E4-XXXSP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| eipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

**ROM** number

Note : Please fill in all items marked \*.

| Γ |          | Company        |       | TEL |                 |  | Supervisor |
|---|----------|----------------|-------|-----|-----------------|--|------------|
| * | Customer | name           |       | ( ) | uance<br>nature |  |            |
|   |          | Date<br>issued | Date: |     | Issu            |  |            |

#### # 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM

(hexadecimal notation)

| LF NOW type (indicate the type dised)    |                                                       |  |                  |                                                       |  |                  |                                                       |
|------------------------------------------|-------------------------------------------------------|--|------------------|-------------------------------------------------------|--|------------------|-------------------------------------------------------|
|                                          | 27128                                                 |  |                  | 27256                                                 |  |                  | 27512                                                 |
| EPROM a                                  | ddress                                                |  | EPROM a          | dress                                                 |  | EPROM ad         | ddress                                                |
| 000016                                   | Area for ASCII<br>codes of the name<br>of the product |  | 000016           | Area for ASCII<br>codes of the name<br>of the product |  | 000016           | Area for ASCII<br>codes of the name<br>of the product |
| 000F16                                   | 'M37470E4-'                                           |  | 000F16           | 'M37470E4-'                                           |  | 000F16           | 'M37470E4-'                                           |
| 001016                                   |                                                       |  | 001016           |                                                       |  | 001016           |                                                       |
| 1FFF <sub>16</sub><br>2000 <sub>16</sub> |                                                       |  | 5FFF16<br>600016 |                                                       |  | DFFF16<br>E00016 |                                                       |
|                                          | ROM (8K)                                              |  |                  | ROM (8K)                                              |  |                  | ROM (8K)                                              |
| 3FFF16                                   |                                                       |  | <b>7FFF</b> 16   |                                                       |  | FFFF16           |                                                       |

(1) Set "FF16" in the shaded area.

EPROM type (indicate the type used)

(2) Write the ASCII codes that indicates the name of the product 'M37470E4-' to addresses 000016 to 000F16. ASCII codes 'M37470E4-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>               | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | <b>FF</b> 16             |
| 000216         | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000A16  | <b>FF</b> 16             |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | <b>FF</b> 16             |
| 000416         | <b>'7'</b> = <b>37</b> 16            | 000C16  | <b>FF</b> 16             |
| 000516         | <b>'0'</b> = <b>30</b> <sub>16</sub> | 000D16  | <b>FF</b> 16             |
| 000616         | 'E' = 4516                           | 000E16  | <b>FF</b> 16             |
| <b>0007</b> 16 | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000F16  | <b>FF</b> 16             |
|                |                                      | -       |                          |

#### 3.3 ROM programming ordering method

GZZ-SH03-60B<06A0>

ROM number

## 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470E4-XXXSP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27128                 | 27256                | 27512                |
|--------------------|-----------------------|----------------------|----------------------|
| The pseudo-command | <b>*</b> = △\$C000    | <b>*</b> = △\$8000   | <b>*</b> = △\$0000   |
|                    | △ .BYTE △ 'M37470E4–' | △ .BYTE△ 'M37470E4–' | △ .BYTE△ 'M37470E4–' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation, the ROM processing is disabled. Write the data correctly.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer).

# 3. Comments

#### 3.3 ROM programming ordering method

GZZ-SH02-97B<9YA0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470E8-XXXSP MITSUBISHI ELECTRIC

Date: Section head Supervisor signature signature

Note : Please fill in all items marked \*

|   |          | Company        | TEL   |   |   | 99           | Supervisor |  |
|---|----------|----------------|-------|---|---|--------------|------------|--|
| * | Customer | name           |       | ( | ) | uanc         |            |  |
|   |          | Date<br>issued | Date: |   |   | Issi<br>sigi |            |  |
|   |          |                |       |   | _ |              |            |  |

#### # 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM

| the typ | be used)         |                                                                      |  |
|---------|------------------|----------------------------------------------------------------------|--|
|         |                  | 27512                                                                |  |
|         | EPROM ad         | dress                                                                |  |
| me      | 000016<br>000F16 | Area for ASCII<br>codes of the name<br>of the product<br>'M37470E8-' |  |
| 7/      | 001016           | ///////////////////////////////////////                              |  |

ROM (16K)

(hexadecimal notation)

EPROM type (indicate the type used)

27256

Area for ASCII codes of the nar of the product 'M37470E8–'

ROM (16K)

EPROM address 000016 Area for

> 000F16 001016

3FFF<sub>16</sub>

400016

**7FFF**<sub>16</sub>

(1) Set "FF16" in the shaded area.

 (2) Write the ASCII codes that indicates the name of the product 'M37470E8-' to addresses 000016 to 000F16.
 ASCII codes 'M37470E8-' are listed on the right. The addresses and data are in hexadecimal notation.

BFFF<sub>16</sub>

C00016

FFFF<sub>16</sub>

| Address        |                                      | Address |                          |
|----------------|--------------------------------------|---------|--------------------------|
| 000016         | 'M' = 4D16                           | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16                     |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> 16            | 000B16  | FF16                     |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16                     |
| 000516         | <b>'0'</b> = <b>30</b> <sub>16</sub> | 000D16  | FF16                     |
| 000616         | 'E' = 4516                           | 000E16  | FF <sub>16</sub>         |
| 000716         | <b>'8'</b> = <b>38</b> 16            | 000F16  | FF16                     |
|                |                                      |         |                          |

#### 3.3 ROM programming ordering method

GZZ-SH02-97B<9YA0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37470E8-XXXSP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |
|--------------------|---------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37470E8–' | <b>%</b> = △\$0000<br>△ .BYTE △ 'M37470E8–' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation, the ROM processing is disabled. Write the data correctly.

#### \* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer).

# 3. Comments

## **APPENDIX** 3.3 ROM programming ordering method

#### GZZ-SH03-59B<06B0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471E4-XXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| eipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

Note : Please fill in all items marked \*.

|   |          |                |       |     |   | NOLE . FI    | ease mi m an ne | markeu **. |
|---|----------|----------------|-------|-----|---|--------------|-----------------|------------|
|   |          | Company        |       | TEL |   | 99           | Submitted by    | Supervisor |
| * | Customer | name           |       | (   | ) | uanc         |                 |            |
| * |          | Date<br>issued | Date: |     |   | Issi<br>sign |                 |            |
|   |          |                |       |     |   |              |                 |            |

#### # 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

ROM (8K)

**7FFF**<sub>16</sub>

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

| Microcomputer name :                                                        | M37471E4-XXXSP                                                              | M37471E4-XXXFF                                                              | 5                      |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------|
|                                                                             | Checksum code for entire E                                                  | PROM                                                                        | (hexadecimal notation) |
| EPROM type (indicate the type                                               | pe used)                                                                    |                                                                             |                        |
| □ 27128                                                                     | <b>27256</b>                                                                | □ 27512                                                                     |                        |
| EPROM address                                                               | EPROM address                                                               | EPROM address                                                               |                        |
| 000016 Area for ASCII<br>codes of the name<br>of the product<br>1/37471E4-' | 000016 Area for ASCII<br>codes of the name<br>of the product<br>'M37471E4-' | 000016 Area for ASCII<br>codes of the name<br>of the product<br>'M37471E4-' |                        |
| 001016<br>1FFF16<br>200016                                                  | 001016<br>5FFF16<br>600016                                                  | 001016<br>DFFF16<br>E00016                                                  |                        |

FFFF<sub>16</sub>

ROM (8K)

(1) Set "FF16" in the shaded area.

3FFF<sub>16</sub>

ROM (8K)

(2) Write the ASCII codes that indicates the name of the product 'M37471E4-' to addresses 000016 to 000F16. ASCII codes 'M37471E4-' are listed on the right. The addresses and data are in hexadecimal notation.

|                                      | Address                                                                          |                          |
|--------------------------------------|----------------------------------------------------------------------------------|--------------------------|
| 'M' = 4D16                           | 000816                                                                           | ' – ' = 2D <sub>16</sub> |
| <b>'</b> 3' = 33 <sub>16</sub>       | 000916                                                                           | FF16                     |
| <b>'7' = 37</b> 16                   | 000A16                                                                           | FF16                     |
| <b>'4'</b> = 34 <sub>16</sub>        | 000B16                                                                           | FF16                     |
| <b>'7' = 37</b> 16                   | 000C16                                                                           | FF16                     |
| <b>'1' = 31</b> 16                   | 000D16                                                                           | FF16                     |
| 'E' = 4516                           | 000E16                                                                           | FF <sub>16</sub>         |
| <b>'4'</b> = <b>34</b> <sub>16</sub> | 000F16                                                                           | <b>FF</b> 16             |
|                                      | '3' = 3316<br>'7' = 3716<br>'4' = 3416<br>'7' = 3716<br>'1' = 3116<br>'E' = 4516 |                          |

#### 3.3 ROM programming ordering method

GZZ-SH03-59B<06B0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471E4-XXXSP/FP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27128                 | 27256                | 27512                |
|--------------------|-----------------------|----------------------|----------------------|
| The pseudo-command | <b>*</b> = △\$C000    | <b>*</b> = △\$8000   | <b>*</b> = △\$0000   |
|                    | △ .BYTE △ 'M37471E4–' | △ .BYTE△ 'M37471E4–' | △ .BYTE△ 'M37471E4–' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation, the ROM processing is disabled. Write the data correctly.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer) for M37471E4-XXXSP or the 56P6N Mark Specification Form the M37471E4-XXXFP.

\* 3. Comments

#### 3.3 ROM programming ordering method

GZZ-SH02-98B<9YB0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471E8-XXXSP/FP MITSUBISHI ELECTRIC

|          | Date:        |            |
|----------|--------------|------------|
| <b>ч</b> | Section head | Supervisor |
| eip      | signature    | signature  |
| Receipt  |              |            |
| ĽĽ.      |              |            |
|          |              |            |
|          |              |            |

Note : Please fill in all items marked \*

|   |          | Company        |       | TEL |   | e            | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|---|--------------|--------------|------------|
| * | Customer | name           |       | (   | ) | ature        |              |            |
| * |          | Date<br>issued | Date: |     |   | lssu<br>sign |              |            |
|   |          |                |       |     |   | 0            |              |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

| Microcomputer name : | M37471E8-XXXSP                 | M37471E8-XXXFP |                        |
|----------------------|--------------------------------|----------------|------------------------|
|                      | Checksum code for entire EPROM |                | (hexadecimal notation) |

EPROM type (indicate the type used)



(1) Set "FF16" in the shaded area.

(2) Write the ASCII codes that indicates the name of the product 'M37471E8-' to addresses 000016 to 000F16. ASCII codes 'M37471E8-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address        |                                      | Address |              |
|----------------|--------------------------------------|---------|--------------|
| 000016         | 'M' = 4D16                           | 000816  | ' – ' = 2D16 |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16         |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16         |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16         |
| 000416         | <b>'7'</b> = <b>37</b> <sub>16</sub> | 000C16  | FF16         |
| 000516         | <b>'1'</b> = <b>31</b> 16            | 000D16  | FF16         |
| 000616         | 'E' = 4516                           | 000E16  | FF16         |
| 000716         | <b>'8'</b> = <b>38</b> <sub>16</sub> | 000F16  | FF16         |

#### 3.3 ROM programming ordering method

GZZ-SH02-98B<9YB0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37471E8-XXXSP/FP MITSUBISHI ELECTRIC

Recommend to writing the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |
|--------------------|---------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37471M8–' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37471M8–' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation, the ROM processing is disabled. Write the data correctly.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer) for the M37471E8-XXXSP or the 56P6N Mark Specification Form for the M37471E8-XXXFP.

\* 3. Comments

#### 3.3 ROM programming ordering method

GZZ-SH06-79B<2XA1>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477E8-XXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| eipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

Note : Please fill in all items marked \*.

|   |          | Company        |       | TEL | e            | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|--------------|--------------|------------|
| * | Customer | name           |       | ( ) | lance        |              |            |
| * |          | Date<br>issued | Date: |     | lssu<br>sign |              |            |
|   |          |                |       |     |              |              |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name : M37477E8-XXXSP

Checksum code for entire EPROM

M37477E8-XXXFP

(hexadecimal notation)

EPROM type (indicate the type used)



 Set the data in the unused area (the shaded area of the diagram) to "FF16".

(2) The ASCII codes of the product name "M37477E8-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                           | Address |                          |
|----------------|---------------------------|---------|--------------------------|
| 000016         | 'M' = 4D <sub>16</sub>    | 000816  | ' – ' = 2D <sub>16</sub> |
| <b>0001</b> 16 | <b>'3'</b> = <b>33</b> 16 | 000916  | FF16                     |
| 000216         | <b>'7' = 37</b> 16        | 000A16  | FF16                     |
| 000316         | <b>'4'</b> = <b>34</b> 16 | 000B16  | FF16                     |
| 000416         | <b>'7'</b> = <b>37</b> 16 | 000C16  | FF16                     |
| 000516         | <b>'7'</b> = <b>37</b> 16 | 000D16  | FF16                     |
| 000616         | 'E' = 4516                | 000E16  | FF16                     |
| 000716         | <b>'8'</b> = <b>38</b> 16 | 000F16  | FF16                     |
|                |                           |         |                          |

#### 3.3 ROM programming ordering method

GZZ-SH06-79B<2XA1>

ROM number

## 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477E8-XXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |
|--------------------|---------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37477E8–' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37477E8–' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer) for the M37477E8-XXXSP or the 32P2W Mark Specification Form for the M37477E8-XXXFP.

\* 3. Comments

#### 3.3 ROM programming ordering method

GZZ-SH06-83B<2XA1>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477E8TXXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                  |                      |
|---------|------------------------|----------------------|
| eipt    | Section head signature | Supervisor signature |
| Receipt |                        |                      |
|         |                        |                      |

Note : Please fill in all items marked \*\*.

|   |          | Company        |       | TEL | 99           | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|--------------|--------------|------------|
| * | Customer | name           |       | ( ) | ature        |              |            |
| * |          | Date<br>issued | Date: |     | Issu<br>sign |              |            |
|   |          |                |       |     | 8            |              |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Microcomputer name :

M37477E8TXXXSP

Checksum code for entire EPROM

M37477E8TXXXFP

(hexadecimal notation)

EPROM type (indicate the type used)



 Set the data in the unused area (the shaded area of the diagram) to "FF16".

(2) The ASCII codes of the product name "M37477E8T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                           | Address |              |
|----------------|---------------------------|---------|--------------|
| 000016         | 'M' = 4D16                | 000816  | ' T ' = 5416 |
| <b>0001</b> 16 | <b>'3' = 33</b> 16        | 000916  | FF16         |
| 000216         | <b>'7' = 37</b> 16        | 000A16  | FF16         |
| 000316         | <b>'4'</b> = <b>34</b> 16 | 000B16  | FF16         |
| 000416         | <b>'7' = 37</b> 16        | 000C16  | FF16         |
| 000516         | <b>'7' = 37</b> 16        | 000D16  | FF16         |
| 000616         | 'Ε' = 4516                | 000E16  | FF16         |
| 000716         | <b>'8' = 38</b> 16        | 000F16  | FF16         |
|                |                           |         |              |

#### 3.3 ROM programming ordering method

GZZ-SH06-83B<2XA1>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37477E8TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |
|--------------------|---------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37477E8T' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37477E8T' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation, the ROM will not be processed.

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer) for the M37477E8TXXXSP or the 32P2W Mark Specification Form for the M37477E8TXXXFP.

\* 3. Comments

#### 3.3 ROM programming ordering method

GZZ-SH06-81B<2XA0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478E8-XXXSP/FP MITSUBISHI ELECTRIC

|         | Date:        |            |
|---------|--------------|------------|
| -       | Section head | Supervisor |
| eip     | signature    | signature  |
| Receipt |              |            |
| -       |              |            |
|         |              |            |

Note : Please fill in all items marked \*.

(hexadecimal notation)

|   |          | Company        |       | TEL | 00           | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|--------------|--------------|------------|
| * | Customer | name           |       | ( ) | uance        |              |            |
| * |          | Date<br>issued | Date: |     | Issi<br>sign |              |            |
|   |          |                |       |     | 8            |              |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

| Microcomputer name : |  |
|----------------------|--|
| merocompater name .  |  |

M37478E8-XXXSP

M37478E8-XXXFP

Checksum code for entire EPROM

| 27512                               |
|-------------------------------------|
| EPROM address                       |
| 000016 Product name<br>ASCII code : |
| 000F16<br>001016                    |
| BFFF <sub>16</sub>                  |
|                                     |

- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37478E8-" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                      | Address |              |
|----------------|--------------------------------------|---------|--------------|
| 000016         | 'M' = 4D16                           | 000816  | ' – ' = 2D16 |
| <b>0001</b> 16 | <b>'</b> 3' = 33 <sub>16</sub>       | 000916  | FF16         |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16         |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16         |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16         |
| 000516         | <b>'8' = 38</b> 16                   | 000D16  | FF16         |
| 000616         | 'E' = 4516                           | 000E16  | FF16         |
| <b>0007</b> 16 | <b>'8'</b> = <b>38</b> 16            | 000F16  | FF16         |

#### 3.3 ROM programming ordering method

GZZ-SH06-81B<2XA0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478E8-XXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                               | 27512                                      |
|--------------------|-------------------------------------|--------------------------------------------|
| The pseudo-command | # = △\$8000<br>△ .BYTE△ 'M37478E8–' | <b>* = ∆\$0000</b><br>△ .BYTE∆ 'M37478E8–' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation form, the ROM will not be processed.

# 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer) for the M37478E8-XXXSP or the 56P6N Mark Specification Form for the M37478E8-XXXFP.

\* 3. Comments

#### 3.3 ROM programming ordering method

GZZ-SH06-85B<2XA0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478E8TXXXSP/FP MITSUBISHI ELECTRIC

|         | Date:                     |                      |
|---------|---------------------------|----------------------|
| pt      | Section head<br>signature | Supervisor signature |
| Receipt | Signature                 | Signature            |
| Å       |                           |                      |
|         |                           |                      |

Note : Please fill in all items marked \*.

(hexadecimal notation)

|   |          | Company        |       | TEL | 00         | Submitted by | Supervisor |
|---|----------|----------------|-------|-----|------------|--------------|------------|
| * | Customer | name           |       | ( ) | uano       |              |            |
|   |          | Date<br>issued | Date: |     | Iss<br>sig |              |            |
|   |          |                |       |     | 0          |              |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce ROM programming based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

| Microcomputer name : | M37478E8TXXXSP |
|----------------------|----------------|
|                      |                |

Checksum code for entire EPROM

M37478E8TXXXFP

EPROM type (indicate the type used)



- (1) Set the data in the unused area (the shaded area of the diagram) to "FF16".
- (2) The ASCII codes of the product name "M37478E8T" must be entered in addresses 000016 to 000816. And set the data "FF16" in addresses 000916 to 000F16. The ASCII codes and addresses are listed to the right in hexadecimal notation.

| Address        |                                      | Address |          |
|----------------|--------------------------------------|---------|----------|
| 000016         | 'M' = 4D16                           | 000816  | 'T'=5416 |
| <b>0001</b> 16 | '3' = 3316                           | 000916  | FF16     |
| 000216         | <b>'7' = 37</b> 16                   | 000A16  | FF16     |
| 000316         | <b>'4'</b> = <b>34</b> <sub>16</sub> | 000B16  | FF16     |
| 000416         | <b>'7' = 37</b> 16                   | 000C16  | FF16     |
| 000516         | <b>'8' = 38</b> 16                   | 000D16  | FF16     |
| 000616         | 'E' = 4516                           | 000E16  | FF16     |
| 000716         | <b>'8'</b> = <b>38</b> 16            | 000F16  | FF16     |
|                |                                      |         |          |

#### 3.3 ROM programming ordering method

GZZ-SH06-85B<2XA0>

ROM number

### 740 FAMILY ROM PROGRAMMING CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37478E8TXXXSP/FP MITSUBISHI ELECTRIC

We recommend the use of the following pseudo-command to the start address of the assembler source program.

| EPROM type         | 27256                                       | 27512                                       |
|--------------------|---------------------------------------------|---------------------------------------------|
| The pseudo-command | <b>*</b> = △\$8000<br>△ .BYTE △ 'M37478E8T' | <b>*</b> = △\$0000<br>△ .BYTE △ 'M37478E8T' |

Note : If the name of the product written to the EPROMs does not match the name of the ROM programming confirmation form, the ROM will not be processed.

# 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered. Please submit the shrink DIP package Mark Specification Form (only for built-in One Time PROM microcomputer) for the M37478E8TXXXSP or the 56P6N Mark Specification Form for the M37478E8TXXXFP.

\* 3. Comments

#### 3.4 Mark specification form

## 3.4 Mark specification form

#### 32P4B (32-PIN SHRINK DIP) MARK SPECIFICATION FORM

Mitsubishi IC catalog name

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed).

#### A. Standard Mitsubishi Mark



- . The final kinetic and size of a constant and the dead Mitauhishi tar
- 2: The fonts and size of characters are standard Mitsubishi type.
- 3: Customer's Parts Number can be up to 16 characters : Only 0 ~ 9, A ~ Z, +, -, /, (, ), &, ©, (periods), and , (commas) are usable.
- 4: If the Mitsubishi logo 🙏 is not required, check the box on the right.
- C. Special Mark Required



♣ Mitsubishi logo is not required

- Note1 : If the Special Mark is to be Printed, indicate the desired layout of the mark in the upper figure. The layout will be duplicated as close as possible. Mitsubishi lot number (6-digit or 7-digit) and Mask ROM number (3-digit) are always marked.
  - 2 : If the customer's trade mark logo must be used in the Special Mark, check the box on the right. Please submit a clean original of the logo. For the new special character fonts a clean font original (ideally logo drawing) must be submitted.
- Special logo required

3 : The standard Mitsubishi font is used for all characters except for a logo.

#### 32P2W-A (32-PIN SOP) MARK SPECIFICATION FORM

Mitsubishi IC catalog name Please choose one of the marking types below (A, B, C), and enter the Mitsubishi catalog name and the special mark (if needed). A. Standard Mitsubishi Mark Mitsubishi IC catalog name \* Mitsubishi IC catalog name Mitsubishi lot number (6-digit or 7-digit) E (16 B. Customer's Parts Number + Mitsubishi catalog name Customer's Parts Number Note : The fonts and size of characters are standard Mitsubishi type. Mitsubishi IC catalog name Note1 : The mark field should be written right aligned. 2: The fonts and size of characters are standard Mitsubishi \* type. Mitsubishi lot number (6-digit or 7-digit) 3: Customer's Parts Number can be up to 13 characters : Only 0 ~ 9, A ~ Z, +, -, /, (, ), &, ©, (periods),, (commas) are usable. 4: If the Mitsubishi logo 🙏 is not required, check the box below. A Mitsubishi logo is not required C. Special Mark Required Note1 : If the Special Mark is to be Printed, indicate the desired F Ħ Ħ layout of the mark in the left figure. The layout will be duplicated as close as possible. Mitsubishi lot number (6-digit or 7-digit) and Mask ROM number (3-digit) are always marked. 2: If the customer's trade mark logo must be used in the Special Mark, check the box below. Please submit a clean original of the logo. For the new special character fonts a clean font original (ideally logo drawing) must be submitted. Special logo required

3 : The standard Mitsubishi font is used for all characters except for a logo.

#### 3.4 Mark specification form

#### 42P4B (42-PIN SHRINK DIP) MARK SPECIFICATION FORM



box on the right. Please submit a clean original of the logo. For the new special character fonts a clean font original (ideally logo drawing) must be submitted.
3 : The standard Mitsubishi font is used for all characters except for a logo.

Special logo required

#### 3.4 Mark specification form

#### 56P6N-A (56-PIN QFP) MARK SPECIFICATION FORM



#### 3.4 Mark specification form

# SHRINK DIP MARK SPECIFICATION FORM for One Time PROM version microcomputers

Enter the catalog number of the microcomputer for which this mark specification is intended. (If you do not know the ROM code number, enter XXX in its place.)

The catalog number of the microcomputer

Μ

#### A. Standard Mitsubishi Mark

Customer specified part number will be printed together with the ROM code number on the top line. Enter the desired part number left aligned in the box below. (up to 10 characters)

|   |   |       |       |               |                |             |             |     |       |     | Note2              | : |
|---|---|-------|-------|---------------|----------------|-------------|-------------|-----|-------|-----|--------------------|---|
|   |   |       |       |               |                |             |             |     |       |     | RXXX               | , |
| ) | * | Mitsu | ıbish | i cat<br>(bla | talog<br>ank r | nan<br>node | ne<br>el nu | mbe | r bef | ore | writing)           |   |
|   |   |       |       |               |                |             | ſ           |     |       |     | number<br>'-digit) |   |

#### Note1 : The following characters can be used in the part number :

- Uppercase alphabet, numbers, ampersand, hyphen, period, comma, +, /, (, ), © (© will be printed at 1.5 x character width)
- 2: XXX is the ROM code number.

#### B. Special Mark Required

If you desire anything other than the standard Mitsubishi mark, it will be treated as a special mark.

Special marks will take longer to produce and should be avoided if possible.

If a special mark is to be printed, indicate the desired layout of the mark in the figure below. The layout will be duplicated as closely as possible.



Note1 : If the customer's trademark logo must be used in the Special Mark, please submit a clean original logo. Note that special marks require extra cost and time to produce.

#### 3.5 Package outline

## 3.5 Package outline



#### 3.5 Package outline



7470/7471/7477/7478 GROUP USER'S MANUAL

## 3.6 SFR memory map

Figure 3.6.1 shows the special function register (SFR) memory map.

| 00C016 | Port P0                                      |            | 00E016 | Transmit/receive buffer register |         |
|--------|----------------------------------------------|------------|--------|----------------------------------|---------|
| 00C116 | Port P0 direction register                   |            | 00E116 | Serial I/O status register       |         |
| 00C216 | Port P1                                      |            | 00E216 | Serial I/O control register      | (Note 5 |
| 00C316 | Port P1 direction register                   |            | 00E316 | UART control register            |         |
| 00C416 | Port P2                                      |            | 00E416 | Baud rate generator              |         |
| 00C516 | Port P2 direction register (Note 1)          |            | 00E516 | <u> </u>                         | ٦́      |
| 00C616 | Port P3                                      |            | 00E616 |                                  |         |
| 00C716 |                                              |            | 00E716 |                                  |         |
| 00C816 | Port P4                                      |            | 00E816 |                                  |         |
| 00C916 | Port P4 direction register                   |            | 00E916 |                                  |         |
| 00CA16 | Port P5 (Note 2)                             |            | 00EA16 |                                  |         |
| 00CB16 |                                              |            | 00EB16 |                                  |         |
| 00CC16 |                                              |            | 00EC16 |                                  |         |
| 00CD16 |                                              |            | 00ED16 |                                  |         |
| 00CE16 |                                              |            | 00EE16 |                                  |         |
| 00CF16 |                                              |            | 00EF16 |                                  |         |
| 00D016 | Port P0 pull-up control register             |            | 00F016 | Timer 1                          |         |
| 00D116 | Port P1-P5 pull-up control register (Note 3) |            | 00F116 | Timer 2                          |         |
| 00D216 |                                              | 1          | 00F216 | Timer 3                          |         |
| 00D316 |                                              |            | 00F316 | Timer 4                          |         |
| 00D416 | Edge polarity selection register             |            | 00F416 |                                  |         |
| 00D516 |                                              |            | 00F516 |                                  |         |
| 00D616 | Input latch register                         |            | 00F616 |                                  |         |
| 00D716 |                                              |            | 00F716 | Timer FF register                |         |
| 00D816 |                                              |            | 00F816 | Timer 12 mode register           |         |
| 00D916 | A-D control register                         |            | 00F916 | Timer 34 mode register           |         |
| 00DA16 | A-D conversion register                      |            | 00FA16 | Timer mode register 2            |         |
| 00DB16 |                                              | ~          |        | CPU mode register                |         |
| 00DC16 | 0                                            |            |        | Interrupt request register 1     |         |
| 00DD16 | Serial I/O register                          | > (Note 4) |        | Interrupt request register 2     |         |
| 00DE16 | Serial I/O counter Byte counter              | J          |        | Interrupt control register 1     |         |
| 00DF16 |                                              |            | 00FF16 | Interrupt control register 2     |         |

Notes 1: In the 7477/7478 group, this register is not located.

2: In the 7470/7477 group, this register is not located.

- 3: This address is allocated P1-P4 pull-up control register for the 7470/7477 group.
- 4: In the 7477/7478 group, this register is not located.
- 5: In the 7470/7471 group, this register is not located.



#### 3.7 Pin configuration

## 3.7 Pin configuration

Figures 3.7.1 to 3.7.4 show the pin configuration of 7470/7471/7477/7478 group.



Fig. 3.7.1 Pin configuration of 7470 group

3.7 Pin configuration



Fig. 3.7.2 Pin configuration of 7471 group

#### 3.7 Pin configuration



Fig. 3.7.3 Pin configuration of 7477 group

3.7 Pin configuration



Fig. 3.7.4 Pin configuration of 7478 group



#### MITSUBISHI SEMICONDUCTORS USER'S MANUAL 7470/7471/7477/7478 Group

November First Edition 1996

Editioned by Committee of editing of Mitsubishi Semiconductor USER'S MANUAL

Published by Mitsubishi Electric Corp., Semiconductor Marketing Division

This book, or parts thereof, may not be reproduced in any form without permission of Mitsubishi Electric Corporation.

©1996 MITSUBISHI ELECTRIC CORPORATION

## User's Manual 7470/7471/7477/7478 Group

ol

# RenesasTechnologyCorp.

Nippon Bldg.,6-2,Otemachi 2-chome,Chiyoda-ku,Tokyo,100-0004 Japan